clock.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266
  1. /*
  2. * Keystone2: pll initialization
  3. *
  4. * (C) Copyright 2012-2014
  5. * Texas Instruments Incorporated, <www.ti.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include <asm/arch/clock.h>
  11. #include <asm/arch/clock_defs.h>
  12. /* DEV and ARM speed definitions as specified in DEVSPEED register */
  13. int __weak speeds[DEVSPEED_NUMSPDS] = {
  14. SPD1000,
  15. SPD1200,
  16. SPD1350,
  17. SPD1400,
  18. SPD1500,
  19. SPD1400,
  20. SPD1350,
  21. SPD1200,
  22. SPD1000,
  23. SPD800,
  24. };
  25. const struct keystone_pll_regs keystone_pll_regs[] = {
  26. [CORE_PLL] = {KS2_MAINPLLCTL0, KS2_MAINPLLCTL1},
  27. [PASS_PLL] = {KS2_PASSPLLCTL0, KS2_PASSPLLCTL1},
  28. [TETRIS_PLL] = {KS2_ARMPLLCTL0, KS2_ARMPLLCTL1},
  29. [DDR3A_PLL] = {KS2_DDR3APLLCTL0, KS2_DDR3APLLCTL1},
  30. [DDR3B_PLL] = {KS2_DDR3BPLLCTL0, KS2_DDR3BPLLCTL1},
  31. };
  32. static void wait_for_completion(const struct pll_init_data *data)
  33. {
  34. int i;
  35. for (i = 0; i < 100; i++) {
  36. sdelay(450);
  37. if (!(pllctl_reg_read(data->pll, stat) & PLLSTAT_GOSTAT_MASK))
  38. break;
  39. }
  40. }
  41. static inline void bypass_main_pll(const struct pll_init_data *data)
  42. {
  43. pllctl_reg_clrbits(data->pll, ctl, PLLCTL_PLLENSRC_MASK |
  44. PLLCTL_PLLEN_MASK);
  45. /* 4 cycles of reference clock CLKIN*/
  46. sdelay(340);
  47. }
  48. static void configure_mult_div(const struct pll_init_data *data)
  49. {
  50. u32 pllm, plld, bwadj;
  51. pllm = data->pll_m - 1;
  52. plld = (data->pll_d - 1) & CFG_PLLCTL0_PLLD_MASK;
  53. /* Program Multiplier */
  54. if (data->pll == MAIN_PLL)
  55. pllctl_reg_write(data->pll, mult, pllm & PLLM_MULT_LO_MASK);
  56. clrsetbits_le32(keystone_pll_regs[data->pll].reg0,
  57. CFG_PLLCTL0_PLLM_MASK,
  58. pllm << CFG_PLLCTL0_PLLM_SHIFT);
  59. /* Program BWADJ */
  60. bwadj = (data->pll_m - 1) >> 1; /* Divide pllm by 2 */
  61. clrsetbits_le32(keystone_pll_regs[data->pll].reg0,
  62. CFG_PLLCTL0_BWADJ_MASK,
  63. (bwadj << CFG_PLLCTL0_BWADJ_SHIFT) &
  64. CFG_PLLCTL0_BWADJ_MASK);
  65. bwadj = bwadj >> CFG_PLLCTL0_BWADJ_BITS;
  66. clrsetbits_le32(keystone_pll_regs[data->pll].reg1,
  67. CFG_PLLCTL1_BWADJ_MASK, bwadj);
  68. /* Program Divider */
  69. clrsetbits_le32(keystone_pll_regs[data->pll].reg0,
  70. CFG_PLLCTL0_PLLD_MASK, plld);
  71. }
  72. void configure_main_pll(const struct pll_init_data *data)
  73. {
  74. u32 tmp, pllod, i, alnctl_val = 0;
  75. u32 *offset;
  76. pllod = data->pll_od - 1;
  77. /* 100 micro sec for stabilization */
  78. sdelay(210000);
  79. tmp = pllctl_reg_read(data->pll, secctl);
  80. /* Check for Bypass */
  81. if (tmp & SECCTL_BYPASS_MASK) {
  82. setbits_le32(keystone_pll_regs[data->pll].reg1,
  83. CFG_PLLCTL1_ENSAT_MASK);
  84. bypass_main_pll(data);
  85. /* Powerdown and powerup Main Pll */
  86. pllctl_reg_setbits(data->pll, secctl, SECCTL_BYPASS_MASK);
  87. pllctl_reg_setbits(data->pll, ctl, PLLCTL_PLLPWRDN_MASK);
  88. /* 5 micro sec */
  89. sdelay(21000);
  90. pllctl_reg_clrbits(data->pll, ctl, PLLCTL_PLLPWRDN_MASK);
  91. } else {
  92. bypass_main_pll(data);
  93. }
  94. configure_mult_div(data);
  95. /* Program Output Divider */
  96. pllctl_reg_rmw(data->pll, secctl, SECCTL_OP_DIV_MASK,
  97. ((pllod << SECCTL_OP_DIV_SHIFT) & SECCTL_OP_DIV_MASK));
  98. /* Program PLLDIVn */
  99. wait_for_completion(data);
  100. for (i = 0; i < PLLDIV_MAX; i++) {
  101. if (i < 3)
  102. offset = pllctl_reg(data->pll, div1) + i;
  103. else
  104. offset = pllctl_reg(data->pll, div4) + (i - 3);
  105. if (divn_val[i] != -1) {
  106. __raw_writel(divn_val[i] | PLLDIV_ENABLE_MASK, offset);
  107. alnctl_val |= BIT(i);
  108. }
  109. }
  110. if (alnctl_val) {
  111. pllctl_reg_setbits(data->pll, alnctl, alnctl_val);
  112. /*
  113. * Set GOSET bit in PLLCMD to initiate the GO operation
  114. * to change the divide
  115. */
  116. pllctl_reg_setbits(data->pll, cmd, PLLSTAT_GOSTAT_MASK);
  117. wait_for_completion(data);
  118. }
  119. /* Reset PLL */
  120. pllctl_reg_setbits(data->pll, ctl, PLLCTL_PLLRST_MASK);
  121. sdelay(21000); /* Wait for a minimum of 7 us*/
  122. pllctl_reg_clrbits(data->pll, ctl, PLLCTL_PLLRST_MASK);
  123. sdelay(105000); /* Wait for PLL Lock time (min 50 us) */
  124. /* Enable PLL */
  125. pllctl_reg_clrbits(data->pll, secctl, SECCTL_BYPASS_MASK);
  126. pllctl_reg_setbits(data->pll, ctl, PLLCTL_PLLEN_MASK);
  127. }
  128. void configure_secondary_pll(const struct pll_init_data *data)
  129. {
  130. int pllod = data->pll_od - 1;
  131. /* Enable Bypass mode */
  132. setbits_le32(keystone_pll_regs[data->pll].reg1, CFG_PLLCTL1_ENSAT_MASK);
  133. setbits_le32(keystone_pll_regs[data->pll].reg0,
  134. CFG_PLLCTL0_BYPASS_MASK);
  135. /* Enable Glitch free bypass for ARM PLL */
  136. if (cpu_is_k2hk() && data->pll == TETRIS_PLL)
  137. clrbits_le32(KS2_MISC_CTRL, MISC_CTL1_ARM_PLL_EN);
  138. configure_mult_div(data);
  139. /* Program Output Divider */
  140. clrsetbits_le32(keystone_pll_regs[data->pll].reg0,
  141. CFG_PLLCTL0_CLKOD_MASK,
  142. (pllod << CFG_PLLCTL0_CLKOD_SHIFT) &
  143. CFG_PLLCTL0_CLKOD_MASK);
  144. /* Reset PLL */
  145. setbits_le32(keystone_pll_regs[data->pll].reg1, CFG_PLLCTL1_RST_MASK);
  146. /* Wait for 5 micro seconds */
  147. sdelay(21000);
  148. /* Select the Output of PASS PLL as input to PASS */
  149. if (data->pll == PASS_PLL)
  150. setbits_le32(keystone_pll_regs[data->pll].reg1,
  151. CFG_PLLCTL1_PAPLL_MASK);
  152. /* Select the Output of ARM PLL as input to ARM */
  153. if (data->pll == TETRIS_PLL)
  154. setbits_le32(KS2_MISC_CTRL, MISC_CTL1_ARM_PLL_EN);
  155. clrbits_le32(keystone_pll_regs[data->pll].reg1, CFG_PLLCTL1_RST_MASK);
  156. /* Wait for 500 * REFCLK cucles * (PLLD + 1) */
  157. sdelay(105000);
  158. /* Switch to PLL mode */
  159. clrbits_le32(keystone_pll_regs[data->pll].reg0,
  160. CFG_PLLCTL0_BYPASS_MASK);
  161. }
  162. void init_pll(const struct pll_init_data *data)
  163. {
  164. if (data->pll == MAIN_PLL)
  165. configure_main_pll(data);
  166. else
  167. configure_secondary_pll(data);
  168. /*
  169. * This is required to provide a delay between multiple
  170. * consequent PPL configurations
  171. */
  172. sdelay(210000);
  173. }
  174. void init_plls(void)
  175. {
  176. struct pll_init_data *data;
  177. int pll;
  178. for (pll = MAIN_PLL; pll < MAX_PLL_COUNT; pll++) {
  179. data = get_pll_init_data(pll);
  180. if (data)
  181. init_pll(data);
  182. }
  183. }
  184. static int get_max_speed(u32 val, u32 speed_supported)
  185. {
  186. int speed;
  187. /* Left most setbit gives the speed */
  188. for (speed = DEVSPEED_NUMSPDS; speed >= 0; speed--) {
  189. if ((val & BIT(speed)) & speed_supported)
  190. return speeds[speed];
  191. }
  192. /* If no bit is set, use SPD800 */
  193. return SPD800;
  194. }
  195. static inline u32 read_efuse_bootrom(void)
  196. {
  197. if (cpu_is_k2hk() && (cpu_revision() <= 1))
  198. return __raw_readl(KS2_REV1_DEVSPEED);
  199. else
  200. return __raw_readl(KS2_EFUSE_BOOTROM);
  201. }
  202. int get_max_arm_speed(void)
  203. {
  204. u32 armspeed = read_efuse_bootrom();
  205. armspeed = (armspeed & DEVSPEED_ARMSPEED_MASK) >>
  206. DEVSPEED_ARMSPEED_SHIFT;
  207. return get_max_speed(armspeed, ARM_SUPPORTED_SPEEDS);
  208. }
  209. int get_max_dev_speed(void)
  210. {
  211. u32 devspeed = read_efuse_bootrom();
  212. devspeed = (devspeed & DEVSPEED_DEVSPEED_MASK) >>
  213. DEVSPEED_DEVSPEED_SHIFT;
  214. return get_max_speed(devspeed, DEV_SUPPORTED_SPEEDS);
  215. }