sdram_arria10.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2017 Intel Corporation <www.intel.com>
  4. */
  5. #include <common.h>
  6. #include <errno.h>
  7. #include <fdtdec.h>
  8. #include <malloc.h>
  9. #include <wait_bit.h>
  10. #include <watchdog.h>
  11. #include <asm/io.h>
  12. #include <asm/arch/fpga_manager.h>
  13. #include <asm/arch/misc.h>
  14. #include <asm/arch/reset_manager.h>
  15. #include <asm/arch/sdram.h>
  16. #include <linux/kernel.h>
  17. DECLARE_GLOBAL_DATA_PTR;
  18. static void sdram_mmr_init(void);
  19. static u64 sdram_size_calc(void);
  20. /* FAWBANK - Number of Bank of a given device involved in the FAW period. */
  21. #define ARRIA10_SDR_ACTIVATE_FAWBANK (0x1)
  22. #define ARRIA_DDR_CONFIG(A, B, C, R) \
  23. (((A) << 24) | ((B) << 16) | ((C) << 8) | (R))
  24. #define DDR_CONFIG_ELEMENTS ARRAY_SIZE(ddr_config)
  25. #define DDR_REG_SEQ2CORE 0xFFD0507C
  26. #define DDR_REG_CORE2SEQ 0xFFD05078
  27. #define DDR_READ_LATENCY_DELAY 40
  28. #define DDR_SIZE_2GB_HEX 0x80000000
  29. #define DDR_MAX_TRIES 0x00100000
  30. #define IO48_MMR_DRAMSTS 0xFFCFA0EC
  31. #define IO48_MMR_NIOS2_RESERVE0 0xFFCFA110
  32. #define IO48_MMR_NIOS2_RESERVE1 0xFFCFA114
  33. #define IO48_MMR_NIOS2_RESERVE2 0xFFCFA118
  34. #define SEQ2CORE_MASK 0xF
  35. #define CORE2SEQ_INT_REQ 0xF
  36. #define SEQ2CORE_INT_RESP_BIT 3
  37. static const struct socfpga_ecc_hmc *socfpga_ecc_hmc_base =
  38. (void *)SOCFPGA_SDR_ADDRESS;
  39. static const struct socfpga_noc_ddr_scheduler *socfpga_noc_ddr_scheduler_base =
  40. (void *)SOCFPGA_SDR_SCHEDULER_ADDRESS;
  41. static const struct socfpga_noc_fw_ddr_mpu_fpga2sdram
  42. *socfpga_noc_fw_ddr_mpu_fpga2sdram_base =
  43. (void *)SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS;
  44. static const struct socfpga_noc_fw_ddr_l3 *socfpga_noc_fw_ddr_l3_base =
  45. (void *)SOCFPGA_SDR_FIREWALL_L3_ADDRESS;
  46. static const struct socfpga_io48_mmr *socfpga_io48_mmr_base =
  47. (void *)SOCFPGA_HMC_MMR_IO48_ADDRESS;
  48. /* The following are the supported configurations */
  49. static u32 ddr_config[] = {
  50. /* Chip - Row - Bank - Column Style */
  51. /* All Types */
  52. ARRIA_DDR_CONFIG(0, 3, 10, 12),
  53. ARRIA_DDR_CONFIG(0, 3, 10, 13),
  54. ARRIA_DDR_CONFIG(0, 3, 10, 14),
  55. ARRIA_DDR_CONFIG(0, 3, 10, 15),
  56. ARRIA_DDR_CONFIG(0, 3, 10, 16),
  57. ARRIA_DDR_CONFIG(0, 3, 10, 17),
  58. /* LPDDR x16 */
  59. ARRIA_DDR_CONFIG(0, 3, 11, 14),
  60. ARRIA_DDR_CONFIG(0, 3, 11, 15),
  61. ARRIA_DDR_CONFIG(0, 3, 11, 16),
  62. ARRIA_DDR_CONFIG(0, 3, 12, 15),
  63. /* DDR4 Only */
  64. ARRIA_DDR_CONFIG(0, 4, 10, 14),
  65. ARRIA_DDR_CONFIG(0, 4, 10, 15),
  66. ARRIA_DDR_CONFIG(0, 4, 10, 16),
  67. ARRIA_DDR_CONFIG(0, 4, 10, 17), /* 14 */
  68. /* Chip - Bank - Row - Column Style */
  69. ARRIA_DDR_CONFIG(1, 3, 10, 12),
  70. ARRIA_DDR_CONFIG(1, 3, 10, 13),
  71. ARRIA_DDR_CONFIG(1, 3, 10, 14),
  72. ARRIA_DDR_CONFIG(1, 3, 10, 15),
  73. ARRIA_DDR_CONFIG(1, 3, 10, 16),
  74. ARRIA_DDR_CONFIG(1, 3, 10, 17),
  75. ARRIA_DDR_CONFIG(1, 3, 11, 14),
  76. ARRIA_DDR_CONFIG(1, 3, 11, 15),
  77. ARRIA_DDR_CONFIG(1, 3, 11, 16),
  78. ARRIA_DDR_CONFIG(1, 3, 12, 15),
  79. /* DDR4 Only */
  80. ARRIA_DDR_CONFIG(1, 4, 10, 14),
  81. ARRIA_DDR_CONFIG(1, 4, 10, 15),
  82. ARRIA_DDR_CONFIG(1, 4, 10, 16),
  83. ARRIA_DDR_CONFIG(1, 4, 10, 17),
  84. };
  85. static int match_ddr_conf(u32 ddr_conf)
  86. {
  87. int i;
  88. for (i = 0; i < DDR_CONFIG_ELEMENTS; i++) {
  89. if (ddr_conf == ddr_config[i])
  90. return i;
  91. }
  92. return 0;
  93. }
  94. /* Check whether SDRAM is successfully Calibrated */
  95. static int is_sdram_cal_success(void)
  96. {
  97. return readl(&socfpga_ecc_hmc_base->ddrcalstat);
  98. }
  99. static unsigned char ddr_get_bit(u32 ereg, unsigned char bit)
  100. {
  101. u32 reg = readl(ereg);
  102. return (reg & BIT(bit)) ? 1 : 0;
  103. }
  104. static unsigned char ddr_wait_bit(u32 ereg, u32 bit,
  105. u32 expected, u32 timeout_usec)
  106. {
  107. u32 tmr;
  108. for (tmr = 0; tmr < timeout_usec; tmr += 100) {
  109. udelay(100);
  110. WATCHDOG_RESET();
  111. if (ddr_get_bit(ereg, bit) == expected)
  112. return 0;
  113. }
  114. return 1;
  115. }
  116. static int emif_clear(void)
  117. {
  118. u32 i = DDR_MAX_TRIES;
  119. u8 ret = 0;
  120. writel(0, DDR_REG_CORE2SEQ);
  121. do {
  122. ret = !wait_for_bit_le32((u32 *)DDR_REG_SEQ2CORE,
  123. SEQ2CORE_MASK, 1, 50, 0);
  124. } while (ret && (--i > 0));
  125. return !i;
  126. }
  127. static int emif_reset(void)
  128. {
  129. u32 c2s, s2c;
  130. c2s = readl(DDR_REG_CORE2SEQ);
  131. s2c = readl(DDR_REG_SEQ2CORE);
  132. debug("c2s=%08x s2c=%08x nr0=%08x nr1=%08x nr2=%08x dst=%08x\n",
  133. c2s, s2c, readl(IO48_MMR_NIOS2_RESERVE0),
  134. readl(IO48_MMR_NIOS2_RESERVE1),
  135. readl(IO48_MMR_NIOS2_RESERVE2),
  136. readl(IO48_MMR_DRAMSTS));
  137. if ((s2c & SEQ2CORE_MASK) && emif_clear()) {
  138. debug("failed emif_clear()\n");
  139. return -EPERM;
  140. }
  141. writel(CORE2SEQ_INT_REQ, DDR_REG_CORE2SEQ);
  142. if (ddr_wait_bit(DDR_REG_SEQ2CORE, SEQ2CORE_INT_RESP_BIT, 0, 1000000)) {
  143. debug("emif_reset failed to see interrupt acknowledge\n");
  144. return -EPERM;
  145. } else {
  146. debug("emif_reset interrupt acknowledged\n");
  147. }
  148. if (emif_clear()) {
  149. debug("emif_clear() failed\n");
  150. return -EPERM;
  151. }
  152. debug("emif_reset interrupt cleared\n");
  153. debug("nr0=%08x nr1=%08x nr2=%08x\n",
  154. readl(IO48_MMR_NIOS2_RESERVE0),
  155. readl(IO48_MMR_NIOS2_RESERVE1),
  156. readl(IO48_MMR_NIOS2_RESERVE2));
  157. return 0;
  158. }
  159. static int ddr_setup(void)
  160. {
  161. int i, j, ddr_setup_complete = 0;
  162. /* Try 3 times to do a calibration */
  163. for (i = 0; (i < 3) && !ddr_setup_complete; i++) {
  164. WATCHDOG_RESET();
  165. /* A delay to wait for calibration bit to set */
  166. for (j = 0; (j < 10) && !ddr_setup_complete; j++) {
  167. mdelay(500);
  168. ddr_setup_complete = is_sdram_cal_success();
  169. }
  170. if (!ddr_setup_complete)
  171. if (emif_reset())
  172. puts("Error: Failed to reset EMIF\n");
  173. }
  174. /* After 3 times trying calibration */
  175. if (!ddr_setup_complete) {
  176. puts("Error: Could Not Calibrate SDRAM\n");
  177. return -EPERM;
  178. }
  179. return 0;
  180. }
  181. /* Function to startup the SDRAM*/
  182. static int sdram_startup(void)
  183. {
  184. /* Release NOC ddr scheduler from reset */
  185. socfpga_reset_deassert_noc_ddr_scheduler();
  186. /* Bringup the DDR (calibration and configuration) */
  187. return ddr_setup();
  188. }
  189. static u64 sdram_size_calc(void)
  190. {
  191. u32 dramaddrw = readl(&socfpga_io48_mmr_base->dramaddrw);
  192. u64 size = BIT(((dramaddrw &
  193. IO48_MMR_DRAMADDRW_CFG_CS_ADDR_WIDTH_MASK) >>
  194. IO48_MMR_DRAMADDRW_CFG_CS_ADDR_WIDTH_SHIFT) +
  195. ((dramaddrw &
  196. IO48_MMR_DRAMADDRW_CFG_BANK_GROUP_ADDR_WIDTH_MASK) >>
  197. IO48_MMR_DRAMADDRW_CFG_BANK_GROUP_ADDR_WIDTH_SHIFT) +
  198. ((dramaddrw &
  199. IO48_MMR_DRAMADDRW_CFG_BANK_ADDR_WIDTH_MASK) >>
  200. IO48_MMR_DRAMADDRW_CFG_BANK_ADDR_WIDTH_SHIFT) +
  201. ((dramaddrw &
  202. IO48_MMR_DRAMADDRW_CFG_ROW_ADDR_WIDTH_MASK) >>
  203. IO48_MMR_DRAMADDRW_CFG_ROW_ADDR_WIDTH_SHIFT) +
  204. (dramaddrw & IO48_MMR_DRAMADDRW_CFG_COL_ADDR_WIDTH_MASK));
  205. size *= (2 << (readl(&socfpga_ecc_hmc_base->ddrioctrl) &
  206. ALT_ECC_HMC_OCP_DDRIOCTRL_IO_SIZE_MSK));
  207. debug("SDRAM size=%llu", size);
  208. return size;
  209. }
  210. /* Function to initialize SDRAM MMR and NOC DDR scheduler*/
  211. static void sdram_mmr_init(void)
  212. {
  213. u32 update_value, io48_value;
  214. u32 ctrlcfg0 = readl(&socfpga_io48_mmr_base->ctrlcfg0);
  215. u32 ctrlcfg1 = readl(&socfpga_io48_mmr_base->ctrlcfg1);
  216. u32 dramaddrw = readl(&socfpga_io48_mmr_base->dramaddrw);
  217. u32 caltim0 = readl(&socfpga_io48_mmr_base->caltiming0);
  218. u32 caltim1 = readl(&socfpga_io48_mmr_base->caltiming1);
  219. u32 caltim2 = readl(&socfpga_io48_mmr_base->caltiming2);
  220. u32 caltim3 = readl(&socfpga_io48_mmr_base->caltiming3);
  221. u32 caltim4 = readl(&socfpga_io48_mmr_base->caltiming4);
  222. u32 caltim9 = readl(&socfpga_io48_mmr_base->caltiming9);
  223. u32 ddrioctl;
  224. /*
  225. * Configure the DDR IO size [0xFFCFB008]
  226. * niosreserve0: Used to indicate DDR width &
  227. * bit[7:0] = Number of data bits (0x20 for 32bit)
  228. * bit[8] = 1 if user-mode OCT is present
  229. * bit[9] = 1 if warm reset compiled into EMIF Cal Code
  230. * bit[10] = 1 if warm reset is on during generation in EMIF Cal
  231. * niosreserve1: IP ADCDS version encoded as 16 bit value
  232. * bit[2:0] = Variant (0=not special,1=FAE beta, 2=Customer beta,
  233. * 3=EAP, 4-6 are reserved)
  234. * bit[5:3] = Service Pack # (e.g. 1)
  235. * bit[9:6] = Minor Release #
  236. * bit[14:10] = Major Release #
  237. */
  238. if ((socfpga_io48_mmr_base->niosreserve1 >> 6) & 0x1FF) {
  239. update_value = readl(&socfpga_io48_mmr_base->niosreserve0);
  240. writel(((update_value & 0xFF) >> 5),
  241. &socfpga_ecc_hmc_base->ddrioctrl);
  242. }
  243. ddrioctl = readl(&socfpga_ecc_hmc_base->ddrioctrl);
  244. /* Set the DDR Configuration [0xFFD12400] */
  245. io48_value = ARRIA_DDR_CONFIG(
  246. ((ctrlcfg1 &
  247. IO48_MMR_CTRLCFG1_ADDR_ORDER_MASK) >>
  248. IO48_MMR_CTRLCFG1_ADDR_ORDER_SHIFT),
  249. ((dramaddrw &
  250. IO48_MMR_DRAMADDRW_CFG_BANK_ADDR_WIDTH_MASK) >>
  251. IO48_MMR_DRAMADDRW_CFG_BANK_ADDR_WIDTH_SHIFT) +
  252. ((dramaddrw &
  253. IO48_MMR_DRAMADDRW_CFG_BANK_GROUP_ADDR_WIDTH_MASK) >>
  254. IO48_MMR_DRAMADDRW_CFG_BANK_GROUP_ADDR_WIDTH_SHIFT),
  255. (dramaddrw &
  256. IO48_MMR_DRAMADDRW_CFG_COL_ADDR_WIDTH_MASK),
  257. ((dramaddrw &
  258. IO48_MMR_DRAMADDRW_CFG_ROW_ADDR_WIDTH_MASK) >>
  259. IO48_MMR_DRAMADDRW_CFG_ROW_ADDR_WIDTH_SHIFT));
  260. update_value = match_ddr_conf(io48_value);
  261. if (update_value)
  262. writel(update_value,
  263. &socfpga_noc_ddr_scheduler_base->ddr_t_main_scheduler_ddrconf);
  264. /*
  265. * Configure DDR timing [0xFFD1240C]
  266. * RDTOMISS = tRTP + tRP + tRCD - BL/2
  267. * WRTOMISS = WL + tWR + tRP + tRCD and
  268. * WL = RL + BL/2 + 2 - rd-to-wr ; tWR = 15ns so...
  269. * First part of equation is in memory clock units so divide by 2
  270. * for HMC clock units. 1066MHz is close to 1ns so use 15 directly.
  271. * WRTOMISS = ((RL + BL/2 + 2 + tWR) >> 1)- rd-to-wr + tRP + tRCD
  272. */
  273. u32 ctrlcfg0_cfg_ctrl_burst_len =
  274. (ctrlcfg0 & IO48_MMR_CTRLCFG0_CTRL_BURST_LENGTH_MASK) >>
  275. IO48_MMR_CTRLCFG0_CTRL_BURST_LENGTH_SHIFT;
  276. u32 caltim0_cfg_act_to_rdwr = caltim0 &
  277. IO48_MMR_CALTIMING0_CFG_ACT_TO_RDWR_MASK;
  278. u32 caltim0_cfg_act_to_act =
  279. (caltim0 & IO48_MMR_CALTIMING0_CFG_ACT_TO_ACT_MASK) >>
  280. IO48_MMR_CALTIMING0_CFG_ACT_TO_ACT_SHIFT;
  281. u32 caltim0_cfg_act_to_act_db =
  282. (caltim0 &
  283. IO48_MMR_CALTIMING0_CFG_ACT_TO_ACT_DIFF_BANK_MASK) >>
  284. IO48_MMR_CALTIMING0_CFG_ACT_TO_ACT_DIFF_BANK_SHIFT;
  285. u32 caltim1_cfg_rd_to_wr =
  286. (caltim1 & IO48_MMR_CALTIMING1_CFG_RD_TO_WR_MASK) >>
  287. IO48_MMR_CALTIMING1_CFG_RD_TO_WR_SHIFT;
  288. u32 caltim1_cfg_rd_to_rd_dc =
  289. (caltim1 & IO48_MMR_CALTIMING1_CFG_RD_TO_RD_DC_MASK) >>
  290. IO48_MMR_CALTIMING1_CFG_RD_TO_RD_DC_SHIFT;
  291. u32 caltim1_cfg_rd_to_wr_dc =
  292. (caltim1 & IO48_MMR_CALTIMING1_CFG_RD_TO_WR_DIFF_CHIP_MASK) >>
  293. IO48_MMR_CALTIMING1_CFG_RD_TO_WR_DIFF_CHIP_SHIFT;
  294. u32 caltim2_cfg_rd_to_pch =
  295. (caltim2 & IO48_MMR_CALTIMING2_CFG_RD_TO_PCH_MASK) >>
  296. IO48_MMR_CALTIMING2_CFG_RD_TO_PCH_SHIFT;
  297. u32 caltim3_cfg_wr_to_rd =
  298. (caltim3 & IO48_MMR_CALTIMING3_CFG_WR_TO_RD_MASK) >>
  299. IO48_MMR_CALTIMING3_CFG_WR_TO_RD_SHIFT;
  300. u32 caltim3_cfg_wr_to_rd_dc =
  301. (caltim3 & IO48_MMR_CALTIMING3_CFG_WR_TO_RD_DIFF_CHIP_MASK) >>
  302. IO48_MMR_CALTIMING3_CFG_WR_TO_RD_DIFF_CHIP_SHIFT;
  303. u32 caltim4_cfg_pch_to_valid =
  304. (caltim4 & IO48_MMR_CALTIMING4_CFG_PCH_TO_VALID_MASK) >>
  305. IO48_MMR_CALTIMING4_CFG_PCH_TO_VALID_SHIFT;
  306. u32 caltim9_cfg_4_act_to_act = caltim9 &
  307. IO48_MMR_CALTIMING9_CFG_WR_4_ACT_TO_ACT_MASK;
  308. update_value = (caltim2_cfg_rd_to_pch + caltim4_cfg_pch_to_valid +
  309. caltim0_cfg_act_to_rdwr -
  310. (ctrlcfg0_cfg_ctrl_burst_len >> 2));
  311. io48_value = ((((socfpga_io48_mmr_base->dramtiming0 &
  312. ALT_IO48_DRAMTIME_MEM_READ_LATENCY_MASK) + 2 + 15 +
  313. (ctrlcfg0_cfg_ctrl_burst_len >> 1)) >> 1) -
  314. /* Up to here was in memory cycles so divide by 2 */
  315. caltim1_cfg_rd_to_wr + caltim0_cfg_act_to_rdwr +
  316. caltim4_cfg_pch_to_valid);
  317. writel(((caltim0_cfg_act_to_act <<
  318. ALT_NOC_MPU_DDR_T_SCHED_DDRTIMING_ACTTOACT_LSB) |
  319. (update_value <<
  320. ALT_NOC_MPU_DDR_T_SCHED_DDRTIMING_RDTOMISS_LSB) |
  321. (io48_value <<
  322. ALT_NOC_MPU_DDR_T_SCHED_DDRTIMING_WRTOMISS_LSB) |
  323. ((ctrlcfg0_cfg_ctrl_burst_len >> 2) <<
  324. ALT_NOC_MPU_DDR_T_SCHED_DDRTIMING_BURSTLEN_LSB) |
  325. (caltim1_cfg_rd_to_wr <<
  326. ALT_NOC_MPU_DDR_T_SCHED_DDRTIMING_RDTOWR_LSB) |
  327. (caltim3_cfg_wr_to_rd <<
  328. ALT_NOC_MPU_DDR_T_SCHED_DDRTIMING_WRTORD_LSB) |
  329. (((ddrioctl == 1) ? 1 : 0) <<
  330. ALT_NOC_MPU_DDR_T_SCHED_DDRTIMING_BWRATIO_LSB)),
  331. &socfpga_noc_ddr_scheduler_base->
  332. ddr_t_main_scheduler_ddrtiming);
  333. /* Configure DDR mode [0xFFD12410] [precharge = 0] */
  334. writel(((ddrioctl ? 0 : 1) <<
  335. ALT_NOC_MPU_DDR_T_SCHED_DDRMOD_BWRATIOEXTENDED_LSB),
  336. &socfpga_noc_ddr_scheduler_base->ddr_t_main_scheduler_ddrmode);
  337. /* Configure the read latency [0xFFD12414] */
  338. writel(((socfpga_io48_mmr_base->dramtiming0 &
  339. ALT_IO48_DRAMTIME_MEM_READ_LATENCY_MASK) >> 1) +
  340. DDR_READ_LATENCY_DELAY,
  341. &socfpga_noc_ddr_scheduler_base->
  342. ddr_t_main_scheduler_readlatency);
  343. /*
  344. * Configuring timing values concerning activate commands
  345. * [0xFFD12438] [FAWBANK alway 1 because always 4 bank DDR]
  346. */
  347. writel(((caltim0_cfg_act_to_act_db <<
  348. ALT_NOC_MPU_DDR_T_SCHED_ACTIVATE_RRD_LSB) |
  349. (caltim9_cfg_4_act_to_act <<
  350. ALT_NOC_MPU_DDR_T_SCHED_ACTIVATE_FAW_LSB) |
  351. (ARRIA10_SDR_ACTIVATE_FAWBANK <<
  352. ALT_NOC_MPU_DDR_T_SCHED_ACTIVATE_FAWBANK_LSB)),
  353. &socfpga_noc_ddr_scheduler_base->ddr_t_main_scheduler_activate);
  354. /*
  355. * Configuring timing values concerning device to device data bus
  356. * ownership change [0xFFD1243C]
  357. */
  358. writel(((caltim1_cfg_rd_to_rd_dc <<
  359. ALT_NOC_MPU_DDR_T_SCHED_DEVTODEV_BUSRDTORD_LSB) |
  360. (caltim1_cfg_rd_to_wr_dc <<
  361. ALT_NOC_MPU_DDR_T_SCHED_DEVTODEV_BUSRDTOWR_LSB) |
  362. (caltim3_cfg_wr_to_rd_dc <<
  363. ALT_NOC_MPU_DDR_T_SCHED_DEVTODEV_BUSWRTORD_LSB)),
  364. &socfpga_noc_ddr_scheduler_base->ddr_t_main_scheduler_devtodev);
  365. /* Enable or disable the SDRAM ECC */
  366. if (ctrlcfg1 & IO48_MMR_CTRLCFG1_CTRL_ENABLE_ECC) {
  367. setbits_le32(&socfpga_ecc_hmc_base->eccctrl,
  368. (ALT_ECC_HMC_OCP_ECCCTL_AWB_CNT_RST_SET_MSK |
  369. ALT_ECC_HMC_OCP_ECCCTL_CNT_RST_SET_MSK |
  370. ALT_ECC_HMC_OCP_ECCCTL_ECC_EN_SET_MSK));
  371. clrbits_le32(&socfpga_ecc_hmc_base->eccctrl,
  372. (ALT_ECC_HMC_OCP_ECCCTL_AWB_CNT_RST_SET_MSK |
  373. ALT_ECC_HMC_OCP_ECCCTL_CNT_RST_SET_MSK));
  374. setbits_le32(&socfpga_ecc_hmc_base->eccctrl2,
  375. (ALT_ECC_HMC_OCP_ECCCTL2_RMW_EN_SET_MSK |
  376. ALT_ECC_HMC_OCP_ECCCTL2_AWB_EN_SET_MSK));
  377. } else {
  378. clrbits_le32(&socfpga_ecc_hmc_base->eccctrl,
  379. (ALT_ECC_HMC_OCP_ECCCTL_AWB_CNT_RST_SET_MSK |
  380. ALT_ECC_HMC_OCP_ECCCTL_CNT_RST_SET_MSK |
  381. ALT_ECC_HMC_OCP_ECCCTL_ECC_EN_SET_MSK));
  382. clrbits_le32(&socfpga_ecc_hmc_base->eccctrl2,
  383. (ALT_ECC_HMC_OCP_ECCCTL2_RMW_EN_SET_MSK |
  384. ALT_ECC_HMC_OCP_ECCCTL2_AWB_EN_SET_MSK));
  385. }
  386. }
  387. struct firewall_entry {
  388. const char *prop_name;
  389. const u32 cfg_addr;
  390. const u32 en_addr;
  391. const u32 en_bit;
  392. };
  393. #define FW_MPU_FPGA_ADDRESS \
  394. ((const struct socfpga_noc_fw_ddr_mpu_fpga2sdram *)\
  395. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS)
  396. #define SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET(ADDR) \
  397. (SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS + \
  398. offsetof(struct socfpga_noc_fw_ddr_mpu_fpga2sdram, ADDR))
  399. #define SOCFPGA_SDR_FIREWALL_L3_ADDRESS_OFFSET(ADDR) \
  400. (SOCFPGA_SDR_FIREWALL_L3_ADDRESS + \
  401. offsetof(struct socfpga_noc_fw_ddr_l3, ADDR))
  402. const struct firewall_entry firewall_table[] = {
  403. {
  404. "mpu0",
  405. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET(mpuregion0addr),
  406. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET(enable),
  407. ALT_NOC_FW_DDR_SCR_EN_MPUREG0EN_SET_MSK
  408. },
  409. {
  410. "mpu1",
  411. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS +
  412. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET(mpuregion1addr),
  413. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET(enable),
  414. ALT_NOC_FW_DDR_SCR_EN_MPUREG1EN_SET_MSK
  415. },
  416. {
  417. "mpu2",
  418. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET(mpuregion2addr),
  419. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET(enable),
  420. ALT_NOC_FW_DDR_SCR_EN_MPUREG2EN_SET_MSK
  421. },
  422. {
  423. "mpu3",
  424. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET(mpuregion3addr),
  425. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET(enable),
  426. ALT_NOC_FW_DDR_SCR_EN_MPUREG3EN_SET_MSK
  427. },
  428. {
  429. "l3-0",
  430. SOCFPGA_SDR_FIREWALL_L3_ADDRESS_OFFSET(hpsregion0addr),
  431. SOCFPGA_SDR_FIREWALL_L3_ADDRESS_OFFSET(enable),
  432. ALT_NOC_FW_DDR_SCR_EN_HPSREG0EN_SET_MSK
  433. },
  434. {
  435. "l3-1",
  436. SOCFPGA_SDR_FIREWALL_L3_ADDRESS_OFFSET(hpsregion1addr),
  437. SOCFPGA_SDR_FIREWALL_L3_ADDRESS_OFFSET(enable),
  438. ALT_NOC_FW_DDR_SCR_EN_HPSREG1EN_SET_MSK
  439. },
  440. {
  441. "l3-2",
  442. SOCFPGA_SDR_FIREWALL_L3_ADDRESS_OFFSET(hpsregion2addr),
  443. SOCFPGA_SDR_FIREWALL_L3_ADDRESS_OFFSET(enable),
  444. ALT_NOC_FW_DDR_SCR_EN_HPSREG2EN_SET_MSK
  445. },
  446. {
  447. "l3-3",
  448. SOCFPGA_SDR_FIREWALL_L3_ADDRESS_OFFSET(hpsregion3addr),
  449. SOCFPGA_SDR_FIREWALL_L3_ADDRESS_OFFSET(enable),
  450. ALT_NOC_FW_DDR_SCR_EN_HPSREG3EN_SET_MSK
  451. },
  452. {
  453. "l3-4",
  454. SOCFPGA_SDR_FIREWALL_L3_ADDRESS_OFFSET(hpsregion4addr),
  455. SOCFPGA_SDR_FIREWALL_L3_ADDRESS_OFFSET(enable),
  456. ALT_NOC_FW_DDR_SCR_EN_HPSREG4EN_SET_MSK
  457. },
  458. {
  459. "l3-5",
  460. SOCFPGA_SDR_FIREWALL_L3_ADDRESS_OFFSET(hpsregion5addr),
  461. SOCFPGA_SDR_FIREWALL_L3_ADDRESS_OFFSET(enable),
  462. ALT_NOC_FW_DDR_SCR_EN_HPSREG5EN_SET_MSK
  463. },
  464. {
  465. "l3-6",
  466. SOCFPGA_SDR_FIREWALL_L3_ADDRESS_OFFSET(hpsregion6addr),
  467. SOCFPGA_SDR_FIREWALL_L3_ADDRESS_OFFSET(enable),
  468. ALT_NOC_FW_DDR_SCR_EN_HPSREG6EN_SET_MSK
  469. },
  470. {
  471. "l3-7",
  472. SOCFPGA_SDR_FIREWALL_L3_ADDRESS_OFFSET(hpsregion7addr),
  473. SOCFPGA_SDR_FIREWALL_L3_ADDRESS_OFFSET(enable),
  474. ALT_NOC_FW_DDR_SCR_EN_HPSREG7EN_SET_MSK
  475. },
  476. {
  477. "fpga2sdram0-0",
  478. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET
  479. (fpga2sdram0region0addr),
  480. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET(enable),
  481. ALT_NOC_FW_DDR_SCR_EN_F2SDR0REG0EN_SET_MSK
  482. },
  483. {
  484. "fpga2sdram0-1",
  485. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET
  486. (fpga2sdram0region1addr),
  487. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET(enable),
  488. ALT_NOC_FW_DDR_SCR_EN_F2SDR0REG1EN_SET_MSK
  489. },
  490. {
  491. "fpga2sdram0-2",
  492. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET
  493. (fpga2sdram0region2addr),
  494. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET(enable),
  495. ALT_NOC_FW_DDR_SCR_EN_F2SDR0REG2EN_SET_MSK
  496. },
  497. {
  498. "fpga2sdram0-3",
  499. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET
  500. (fpga2sdram0region3addr),
  501. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET(enable),
  502. ALT_NOC_FW_DDR_SCR_EN_F2SDR0REG3EN_SET_MSK
  503. },
  504. {
  505. "fpga2sdram1-0",
  506. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET
  507. (fpga2sdram1region0addr),
  508. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET(enable),
  509. ALT_NOC_FW_DDR_SCR_EN_F2SDR1REG0EN_SET_MSK
  510. },
  511. {
  512. "fpga2sdram1-1",
  513. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET
  514. (fpga2sdram1region1addr),
  515. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET(enable),
  516. ALT_NOC_FW_DDR_SCR_EN_F2SDR1REG1EN_SET_MSK
  517. },
  518. {
  519. "fpga2sdram1-2",
  520. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET
  521. (fpga2sdram1region2addr),
  522. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET(enable),
  523. ALT_NOC_FW_DDR_SCR_EN_F2SDR1REG2EN_SET_MSK
  524. },
  525. {
  526. "fpga2sdram1-3",
  527. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET
  528. (fpga2sdram1region3addr),
  529. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET(enable),
  530. ALT_NOC_FW_DDR_SCR_EN_F2SDR1REG3EN_SET_MSK
  531. },
  532. {
  533. "fpga2sdram2-0",
  534. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET
  535. (fpga2sdram2region0addr),
  536. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET(enable),
  537. ALT_NOC_FW_DDR_SCR_EN_F2SDR2REG0EN_SET_MSK
  538. },
  539. {
  540. "fpga2sdram2-1",
  541. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET
  542. (fpga2sdram2region1addr),
  543. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET(enable),
  544. ALT_NOC_FW_DDR_SCR_EN_F2SDR2REG1EN_SET_MSK
  545. },
  546. {
  547. "fpga2sdram2-2",
  548. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET
  549. (fpga2sdram2region2addr),
  550. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET(enable),
  551. ALT_NOC_FW_DDR_SCR_EN_F2SDR2REG2EN_SET_MSK
  552. },
  553. {
  554. "fpga2sdram2-3",
  555. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET
  556. (fpga2sdram2region3addr),
  557. SOCFPGA_SDR_FIREWALL_MPU_FPGA_ADDRESS_OFFSET(enable),
  558. ALT_NOC_FW_DDR_SCR_EN_F2SDR2REG3EN_SET_MSK
  559. },
  560. };
  561. static int of_sdram_firewall_setup(const void *blob)
  562. {
  563. int child, i, node, ret;
  564. u32 start_end[2];
  565. char name[32];
  566. node = fdtdec_next_compatible(blob, 0, COMPAT_ALTERA_SOCFPGA_NOC);
  567. if (node < 0)
  568. return -ENXIO;
  569. child = fdt_first_subnode(blob, node);
  570. if (child < 0)
  571. return -ENXIO;
  572. /* set to default state */
  573. writel(0, &socfpga_noc_fw_ddr_mpu_fpga2sdram_base->enable);
  574. writel(0, &socfpga_noc_fw_ddr_l3_base->enable);
  575. for (i = 0; i < ARRAY_SIZE(firewall_table); i++) {
  576. sprintf(name, "%s", firewall_table[i].prop_name);
  577. ret = fdtdec_get_int_array(blob, child, name,
  578. start_end, 2);
  579. if (ret) {
  580. sprintf(name, "altr,%s", firewall_table[i].prop_name);
  581. ret = fdtdec_get_int_array(blob, child, name,
  582. start_end, 2);
  583. if (ret)
  584. continue;
  585. }
  586. writel((start_end[0] & ALT_NOC_FW_DDR_ADDR_MASK) |
  587. (start_end[1] << ALT_NOC_FW_DDR_END_ADDR_LSB),
  588. firewall_table[i].cfg_addr);
  589. setbits_le32(firewall_table[i].en_addr,
  590. firewall_table[i].en_bit);
  591. }
  592. return 0;
  593. }
  594. int ddr_calibration_sequence(void)
  595. {
  596. WATCHDOG_RESET();
  597. /* Check to see if SDRAM cal was success */
  598. if (sdram_startup()) {
  599. puts("DDRCAL: Failed\n");
  600. return -EPERM;
  601. }
  602. puts("DDRCAL: Success\n");
  603. WATCHDOG_RESET();
  604. /* initialize the MMR register */
  605. sdram_mmr_init();
  606. /* assigning the SDRAM size */
  607. u64 size = sdram_size_calc();
  608. /*
  609. * If size is less than zero, this is invalid/weird value from
  610. * calculation, use default Config size.
  611. * Up to 2GB is supported, 2GB would be used if more than that.
  612. */
  613. if (size <= 0)
  614. gd->ram_size = PHYS_SDRAM_1_SIZE;
  615. else if (DDR_SIZE_2GB_HEX <= size)
  616. gd->ram_size = DDR_SIZE_2GB_HEX;
  617. else
  618. gd->ram_size = (u32)size;
  619. /* setup the dram info within bd */
  620. dram_init_banksize();
  621. if (of_sdram_firewall_setup(gd->fdt_blob))
  622. puts("FW: Error Configuring Firewall\n");
  623. return 0;
  624. }