ddr.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128
  1. /*
  2. * Copyright 2013 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <i2c.h>
  8. #include <hwconfig.h>
  9. #include <asm/mmu.h>
  10. #include <fsl_ddr_sdram.h>
  11. #include <fsl_ddr_dimm_params.h>
  12. #include <asm/fsl_law.h>
  13. #include "ddr.h"
  14. DECLARE_GLOBAL_DATA_PTR;
  15. int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
  16. unsigned int controller_number,
  17. unsigned int dimm_number)
  18. {
  19. const char dimm_model[] = "RAW timing DDR";
  20. if ((controller_number == 0) && (dimm_number == 0)) {
  21. memcpy(pdimm, &ddr_raw_timing, sizeof(dimm_params_t));
  22. memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
  23. memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1);
  24. }
  25. return 0;
  26. }
  27. void fsl_ddr_board_options(memctl_options_t *popts,
  28. dimm_params_t *pdimm,
  29. unsigned int ctrl_num)
  30. {
  31. const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
  32. ulong ddr_freq;
  33. if (ctrl_num > 1) {
  34. printf("Not supported controller number %d\n", ctrl_num);
  35. return;
  36. }
  37. if (!pdimm->n_ranks)
  38. return;
  39. pbsp = udimms[0];
  40. /* Get clk_adjust according to the board ddr
  41. * freqency and n_banks specified in board_specific_parameters table.
  42. */
  43. ddr_freq = get_ddr_freq(0) / 1000000;
  44. while (pbsp->datarate_mhz_high) {
  45. if (pbsp->n_ranks == pdimm->n_ranks &&
  46. (pdimm->rank_density >> 30) >= pbsp->rank_gb) {
  47. if (ddr_freq <= pbsp->datarate_mhz_high) {
  48. popts->clk_adjust = pbsp->clk_adjust;
  49. popts->wrlvl_start = pbsp->wrlvl_start;
  50. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  51. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  52. goto found;
  53. }
  54. pbsp_highest = pbsp;
  55. }
  56. pbsp++;
  57. }
  58. if (pbsp_highest) {
  59. printf("Error: board specific timing not found\n");
  60. printf("for data rate %lu MT/s\n", ddr_freq);
  61. printf("Trying to use the highest speed (%u) parameters\n",
  62. pbsp_highest->datarate_mhz_high);
  63. popts->clk_adjust = pbsp_highest->clk_adjust;
  64. popts->wrlvl_start = pbsp_highest->wrlvl_start;
  65. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  66. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  67. } else {
  68. panic("DIMM is not supported by this board");
  69. }
  70. found:
  71. debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
  72. "\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, "
  73. "wrlvl_ctrl_3 0x%x\n",
  74. pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
  75. pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
  76. pbsp->wrlvl_ctl_3);
  77. /*
  78. * Factors to consider for half-strength driver enable:
  79. * - number of DIMMs installed
  80. */
  81. popts->half_strength_driver_enable = 0;
  82. /*
  83. * Write leveling override
  84. */
  85. popts->wrlvl_override = 1;
  86. popts->wrlvl_sample = 0xf;
  87. /*
  88. * rtt and rtt_wr override
  89. */
  90. popts->rtt_override = 0;
  91. /* Enable ZQ calibration */
  92. popts->zq_en = 1;
  93. /* DHC_EN =1, ODT = 75 Ohm */
  94. popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
  95. popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
  96. }
  97. phys_size_t initdram(int board_type)
  98. {
  99. phys_size_t dram_size;
  100. #if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_RAMBOOT_PBL)
  101. puts("Initializing....using SPD\n");
  102. dram_size = fsl_ddr_sdram();
  103. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  104. dram_size *= 0x100000;
  105. #else
  106. dram_size = fsl_ddr_sdram_size();
  107. #endif
  108. return dram_size;
  109. }