gpio.h 2.4 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374
  1. /*
  2. * Copyright (c) 2013 Xilinx, Inc.
  3. * Copyright (c) 2015 DAVE Embedded Systems
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef _ZYNQ_GPIO_H
  8. #define _ZYNQ_GPIO_H
  9. #define ZYNQ_GPIO_BASE_ADDRESS 0xE000A000
  10. /* Maximum banks */
  11. #define ZYNQ_GPIO_MAX_BANK 4
  12. #define ZYNQ_GPIO_BANK0_NGPIO 32
  13. #define ZYNQ_GPIO_BANK1_NGPIO 22
  14. #define ZYNQ_GPIO_BANK2_NGPIO 32
  15. #define ZYNQ_GPIO_BANK3_NGPIO 32
  16. #define ZYNQ_GPIO_NR_GPIOS (ZYNQ_GPIO_BANK0_NGPIO + \
  17. ZYNQ_GPIO_BANK1_NGPIO + \
  18. ZYNQ_GPIO_BANK2_NGPIO + \
  19. ZYNQ_GPIO_BANK3_NGPIO)
  20. #define ZYNQ_GPIO_BANK0_PIN_MIN 0
  21. #define ZYNQ_GPIO_BANK0_PIN_MAX (ZYNQ_GPIO_BANK0_PIN_MIN + \
  22. ZYNQ_GPIO_BANK0_NGPIO - 1)
  23. #define ZYNQ_GPIO_BANK1_PIN_MIN (ZYNQ_GPIO_BANK0_PIN_MAX + 1)
  24. #define ZYNQ_GPIO_BANK1_PIN_MAX (ZYNQ_GPIO_BANK1_PIN_MIN + \
  25. ZYNQ_GPIO_BANK1_NGPIO - 1)
  26. #define ZYNQ_GPIO_BANK2_PIN_MIN (ZYNQ_GPIO_BANK1_PIN_MAX + 1)
  27. #define ZYNQ_GPIO_BANK2_PIN_MAX (ZYNQ_GPIO_BANK2_PIN_MIN + \
  28. ZYNQ_GPIO_BANK2_NGPIO - 1)
  29. #define ZYNQ_GPIO_BANK3_PIN_MIN (ZYNQ_GPIO_BANK2_PIN_MAX + 1)
  30. #define ZYNQ_GPIO_BANK3_PIN_MAX (ZYNQ_GPIO_BANK3_PIN_MIN + \
  31. ZYNQ_GPIO_BANK3_NGPIO - 1)
  32. /* Register offsets for the GPIO device */
  33. /* LSW Mask & Data -WO */
  34. #define ZYNQ_GPIO_DATA_LSW_OFFSET(BANK) (0x000 + (8 * BANK))
  35. /* MSW Mask & Data -WO */
  36. #define ZYNQ_GPIO_DATA_MSW_OFFSET(BANK) (0x004 + (8 * BANK))
  37. /* Data Register-RW */
  38. #define ZYNQ_GPIO_DATA_RO_OFFSET(BANK) (0x060 + (4 * BANK))
  39. /* Direction mode reg-RW */
  40. #define ZYNQ_GPIO_DIRM_OFFSET(BANK) (0x204 + (0x40 * BANK))
  41. /* Output enable reg-RW */
  42. #define ZYNQ_GPIO_OUTEN_OFFSET(BANK) (0x208 + (0x40 * BANK))
  43. /* Interrupt mask reg-RO */
  44. #define ZYNQ_GPIO_INTMASK_OFFSET(BANK) (0x20C + (0x40 * BANK))
  45. /* Interrupt enable reg-WO */
  46. #define ZYNQ_GPIO_INTEN_OFFSET(BANK) (0x210 + (0x40 * BANK))
  47. /* Interrupt disable reg-WO */
  48. #define ZYNQ_GPIO_INTDIS_OFFSET(BANK) (0x214 + (0x40 * BANK))
  49. /* Interrupt status reg-RO */
  50. #define ZYNQ_GPIO_INTSTS_OFFSET(BANK) (0x218 + (0x40 * BANK))
  51. /* Interrupt type reg-RW */
  52. #define ZYNQ_GPIO_INTTYPE_OFFSET(BANK) (0x21C + (0x40 * BANK))
  53. /* Interrupt polarity reg-RW */
  54. #define ZYNQ_GPIO_INTPOL_OFFSET(BANK) (0x220 + (0x40 * BANK))
  55. /* Interrupt on any, reg-RW */
  56. #define ZYNQ_GPIO_INTANY_OFFSET(BANK) (0x224 + (0x40 * BANK))
  57. /* Disable all interrupts mask */
  58. #define ZYNQ_GPIO_IXR_DISABLE_ALL 0xFFFFFFFF
  59. /* Mid pin number of a bank */
  60. #define ZYNQ_GPIO_MID_PIN_NUM 16
  61. /* GPIO upper 16 bit mask */
  62. #define ZYNQ_GPIO_UPPER_MASK 0xFFFF0000
  63. #endif /* _ZYNQ_GPIO_H */