clk_stm32f.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342
  1. /*
  2. * Copyright (C) 2017, STMicroelectronics - All Rights Reserved
  3. * Author(s): Vikas Manocha, <vikas.manocha@st.com> for STMicroelectronics.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <clk-uclass.h>
  9. #include <dm.h>
  10. #include <stm32_rcc.h>
  11. #include <asm/io.h>
  12. #include <asm/arch/stm32.h>
  13. #include <asm/arch/stm32_periph.h>
  14. #include <asm/arch/stm32_pwr.h>
  15. #include <dt-bindings/mfd/stm32f7-rcc.h>
  16. #define RCC_CR_HSION BIT(0)
  17. #define RCC_CR_HSEON BIT(16)
  18. #define RCC_CR_HSERDY BIT(17)
  19. #define RCC_CR_HSEBYP BIT(18)
  20. #define RCC_CR_CSSON BIT(19)
  21. #define RCC_CR_PLLON BIT(24)
  22. #define RCC_CR_PLLRDY BIT(25)
  23. #define RCC_PLLCFGR_PLLM_MASK GENMASK(5, 0)
  24. #define RCC_PLLCFGR_PLLN_MASK GENMASK(14, 6)
  25. #define RCC_PLLCFGR_PLLP_MASK GENMASK(17, 16)
  26. #define RCC_PLLCFGR_PLLQ_MASK GENMASK(27, 24)
  27. #define RCC_PLLCFGR_PLLSRC BIT(22)
  28. #define RCC_PLLCFGR_PLLM_SHIFT 0
  29. #define RCC_PLLCFGR_PLLN_SHIFT 6
  30. #define RCC_PLLCFGR_PLLP_SHIFT 16
  31. #define RCC_PLLCFGR_PLLQ_SHIFT 24
  32. #define RCC_CFGR_AHB_PSC_MASK GENMASK(7, 4)
  33. #define RCC_CFGR_APB1_PSC_MASK GENMASK(12, 10)
  34. #define RCC_CFGR_APB2_PSC_MASK GENMASK(15, 13)
  35. #define RCC_CFGR_SW0 BIT(0)
  36. #define RCC_CFGR_SW1 BIT(1)
  37. #define RCC_CFGR_SW_MASK GENMASK(1, 0)
  38. #define RCC_CFGR_SW_HSI 0
  39. #define RCC_CFGR_SW_HSE RCC_CFGR_SW0
  40. #define RCC_CFGR_SW_PLL RCC_CFGR_SW1
  41. #define RCC_CFGR_SWS0 BIT(2)
  42. #define RCC_CFGR_SWS1 BIT(3)
  43. #define RCC_CFGR_SWS_MASK GENMASK(3, 2)
  44. #define RCC_CFGR_SWS_HSI 0
  45. #define RCC_CFGR_SWS_HSE RCC_CFGR_SWS0
  46. #define RCC_CFGR_SWS_PLL RCC_CFGR_SWS1
  47. #define RCC_CFGR_HPRE_SHIFT 4
  48. #define RCC_CFGR_PPRE1_SHIFT 10
  49. #define RCC_CFGR_PPRE2_SHIFT 13
  50. /*
  51. * RCC AHB1ENR specific definitions
  52. */
  53. #define RCC_AHB1ENR_ETHMAC_EN BIT(25)
  54. #define RCC_AHB1ENR_ETHMAC_TX_EN BIT(26)
  55. #define RCC_AHB1ENR_ETHMAC_RX_EN BIT(27)
  56. /*
  57. * RCC APB1ENR specific definitions
  58. */
  59. #define RCC_APB1ENR_TIM2EN BIT(0)
  60. #define RCC_APB1ENR_PWREN BIT(28)
  61. /*
  62. * RCC APB2ENR specific definitions
  63. */
  64. #define RCC_APB2ENR_SYSCFGEN BIT(14)
  65. struct stm32_clk_info stm32f4_clk_info = {
  66. /* 180 MHz */
  67. .sys_pll_psc = {
  68. .pll_m = 8,
  69. .pll_n = 360,
  70. .pll_p = 2,
  71. .pll_q = 8,
  72. .ahb_psc = AHB_PSC_1,
  73. .apb1_psc = APB_PSC_4,
  74. .apb2_psc = APB_PSC_2,
  75. },
  76. .has_overdrive = false,
  77. };
  78. struct stm32_clk_info stm32f7_clk_info = {
  79. /* 200 MHz */
  80. .sys_pll_psc = {
  81. .pll_m = 25,
  82. .pll_n = 400,
  83. .pll_p = 2,
  84. .pll_q = 8,
  85. .ahb_psc = AHB_PSC_1,
  86. .apb1_psc = APB_PSC_4,
  87. .apb2_psc = APB_PSC_2,
  88. },
  89. .has_overdrive = true,
  90. };
  91. struct stm32_clk {
  92. struct stm32_rcc_regs *base;
  93. struct stm32_pwr_regs *pwr_regs;
  94. struct stm32_clk_info *info;
  95. };
  96. static int configure_clocks(struct udevice *dev)
  97. {
  98. struct stm32_clk *priv = dev_get_priv(dev);
  99. struct stm32_rcc_regs *regs = priv->base;
  100. struct stm32_pwr_regs *pwr = priv->pwr_regs;
  101. struct pll_psc sys_pll_psc = priv->info->sys_pll_psc;
  102. /* Reset RCC configuration */
  103. setbits_le32(&regs->cr, RCC_CR_HSION);
  104. writel(0, &regs->cfgr); /* Reset CFGR */
  105. clrbits_le32(&regs->cr, (RCC_CR_HSEON | RCC_CR_CSSON
  106. | RCC_CR_PLLON));
  107. writel(0x24003010, &regs->pllcfgr); /* Reset value from RM */
  108. clrbits_le32(&regs->cr, RCC_CR_HSEBYP);
  109. writel(0, &regs->cir); /* Disable all interrupts */
  110. /* Configure for HSE+PLL operation */
  111. setbits_le32(&regs->cr, RCC_CR_HSEON);
  112. while (!(readl(&regs->cr) & RCC_CR_HSERDY))
  113. ;
  114. setbits_le32(&regs->cfgr, ((
  115. sys_pll_psc.ahb_psc << RCC_CFGR_HPRE_SHIFT)
  116. | (sys_pll_psc.apb1_psc << RCC_CFGR_PPRE1_SHIFT)
  117. | (sys_pll_psc.apb2_psc << RCC_CFGR_PPRE2_SHIFT)));
  118. /* Configure the main PLL */
  119. setbits_le32(&regs->pllcfgr, RCC_PLLCFGR_PLLSRC); /* pll source HSE */
  120. clrsetbits_le32(&regs->pllcfgr, RCC_PLLCFGR_PLLM_MASK,
  121. sys_pll_psc.pll_m << RCC_PLLCFGR_PLLM_SHIFT);
  122. clrsetbits_le32(&regs->pllcfgr, RCC_PLLCFGR_PLLN_MASK,
  123. sys_pll_psc.pll_n << RCC_PLLCFGR_PLLN_SHIFT);
  124. clrsetbits_le32(&regs->pllcfgr, RCC_PLLCFGR_PLLP_MASK,
  125. ((sys_pll_psc.pll_p >> 1) - 1) << RCC_PLLCFGR_PLLP_SHIFT);
  126. clrsetbits_le32(&regs->pllcfgr, RCC_PLLCFGR_PLLQ_MASK,
  127. sys_pll_psc.pll_q << RCC_PLLCFGR_PLLQ_SHIFT);
  128. /* Enable the main PLL */
  129. setbits_le32(&regs->cr, RCC_CR_PLLON);
  130. while (!(readl(&regs->cr) & RCC_CR_PLLRDY))
  131. ;
  132. setbits_le32(&regs->apb1enr, RCC_APB1ENR_PWREN);
  133. if (priv->info->has_overdrive) {
  134. /*
  135. * Enable high performance mode
  136. * System frequency up to 200 MHz
  137. */
  138. setbits_le32(&pwr->cr1, PWR_CR1_ODEN);
  139. /* Infinite wait! */
  140. while (!(readl(&pwr->csr1) & PWR_CSR1_ODRDY))
  141. ;
  142. /* Enable the Over-drive switch */
  143. setbits_le32(&pwr->cr1, PWR_CR1_ODSWEN);
  144. /* Infinite wait! */
  145. while (!(readl(&pwr->csr1) & PWR_CSR1_ODSWRDY))
  146. ;
  147. }
  148. stm32_flash_latency_cfg(5);
  149. clrbits_le32(&regs->cfgr, (RCC_CFGR_SW0 | RCC_CFGR_SW1));
  150. setbits_le32(&regs->cfgr, RCC_CFGR_SW_PLL);
  151. while ((readl(&regs->cfgr) & RCC_CFGR_SWS_MASK) !=
  152. RCC_CFGR_SWS_PLL)
  153. ;
  154. return 0;
  155. }
  156. static unsigned long stm32_clk_get_rate(struct clk *clk)
  157. {
  158. struct stm32_clk *priv = dev_get_priv(clk->dev);
  159. struct stm32_rcc_regs *regs = priv->base;
  160. u32 sysclk = 0;
  161. u32 shift = 0;
  162. u16 pllm, plln, pllp;
  163. /* Prescaler table lookups for clock computation */
  164. u8 ahb_psc_table[16] = {
  165. 0, 0, 0, 0, 0, 0, 0, 0, 1, 2, 3, 4, 6, 7, 8, 9
  166. };
  167. u8 apb_psc_table[8] = {
  168. 0, 0, 0, 0, 1, 2, 3, 4
  169. };
  170. if ((readl(&regs->cfgr) & RCC_CFGR_SWS_MASK) ==
  171. RCC_CFGR_SWS_PLL) {
  172. pllm = (readl(&regs->pllcfgr) & RCC_PLLCFGR_PLLM_MASK);
  173. plln = ((readl(&regs->pllcfgr) & RCC_PLLCFGR_PLLN_MASK)
  174. >> RCC_PLLCFGR_PLLN_SHIFT);
  175. pllp = ((((readl(&regs->pllcfgr) & RCC_PLLCFGR_PLLP_MASK)
  176. >> RCC_PLLCFGR_PLLP_SHIFT) + 1) << 1);
  177. sysclk = ((CONFIG_STM32_HSE_HZ / pllm) * plln) / pllp;
  178. } else {
  179. return -EINVAL;
  180. }
  181. switch (clk->id) {
  182. /*
  183. * AHB CLOCK: 3 x 32 bits consecutive registers are used :
  184. * AHB1, AHB2 and AHB3
  185. */
  186. case STM32F7_AHB1_CLOCK(GPIOA) ... STM32F7_AHB3_CLOCK(QSPI):
  187. shift = ahb_psc_table[(
  188. (readl(&regs->cfgr) & RCC_CFGR_AHB_PSC_MASK)
  189. >> RCC_CFGR_HPRE_SHIFT)];
  190. return sysclk >>= shift;
  191. /* APB1 CLOCK */
  192. case STM32F7_APB1_CLOCK(TIM2) ... STM32F7_APB1_CLOCK(UART8):
  193. shift = apb_psc_table[(
  194. (readl(&regs->cfgr) & RCC_CFGR_APB1_PSC_MASK)
  195. >> RCC_CFGR_PPRE1_SHIFT)];
  196. return sysclk >>= shift;
  197. /* APB2 CLOCK */
  198. case STM32F7_APB2_CLOCK(TIM1) ... STM32F7_APB2_CLOCK(LTDC):
  199. shift = apb_psc_table[(
  200. (readl(&regs->cfgr) & RCC_CFGR_APB2_PSC_MASK)
  201. >> RCC_CFGR_PPRE2_SHIFT)];
  202. return sysclk >>= shift;
  203. default:
  204. pr_err("clock index %ld out of range\n", clk->id);
  205. return -EINVAL;
  206. }
  207. }
  208. static int stm32_clk_enable(struct clk *clk)
  209. {
  210. struct stm32_clk *priv = dev_get_priv(clk->dev);
  211. struct stm32_rcc_regs *regs = priv->base;
  212. u32 offset = clk->id / 32;
  213. u32 bit_index = clk->id % 32;
  214. debug("%s: clkid = %ld, offset from AHB1ENR is %d, bit_index = %d\n",
  215. __func__, clk->id, offset, bit_index);
  216. setbits_le32(&regs->ahb1enr + offset, BIT(bit_index));
  217. return 0;
  218. }
  219. void clock_setup(int peripheral)
  220. {
  221. switch (peripheral) {
  222. case SYSCFG_CLOCK_CFG:
  223. setbits_le32(&STM32_RCC->apb2enr, RCC_APB2ENR_SYSCFGEN);
  224. break;
  225. case TIMER2_CLOCK_CFG:
  226. setbits_le32(&STM32_RCC->apb1enr, RCC_APB1ENR_TIM2EN);
  227. break;
  228. case STMMAC_CLOCK_CFG:
  229. setbits_le32(&STM32_RCC->ahb1enr, RCC_AHB1ENR_ETHMAC_EN);
  230. setbits_le32(&STM32_RCC->ahb1enr, RCC_AHB1ENR_ETHMAC_RX_EN);
  231. setbits_le32(&STM32_RCC->ahb1enr, RCC_AHB1ENR_ETHMAC_TX_EN);
  232. break;
  233. default:
  234. break;
  235. }
  236. }
  237. static int stm32_clk_probe(struct udevice *dev)
  238. {
  239. struct ofnode_phandle_args args;
  240. int err;
  241. debug("%s\n", __func__);
  242. struct stm32_clk *priv = dev_get_priv(dev);
  243. fdt_addr_t addr;
  244. addr = dev_read_addr(dev);
  245. if (addr == FDT_ADDR_T_NONE)
  246. return -EINVAL;
  247. priv->base = (struct stm32_rcc_regs *)addr;
  248. switch (dev_get_driver_data(dev)) {
  249. case STM32F4:
  250. priv->info = &stm32f4_clk_info;
  251. break;
  252. case STM32F7:
  253. priv->info = &stm32f7_clk_info;
  254. break;
  255. default:
  256. return -EINVAL;
  257. }
  258. if (priv->info->has_overdrive) {
  259. err = dev_read_phandle_with_args(dev, "st,syscfg", NULL, 0, 0,
  260. &args);
  261. if (err) {
  262. debug("%s: can't find syscon device (%d)\n", __func__,
  263. err);
  264. return err;
  265. }
  266. priv->pwr_regs = (struct stm32_pwr_regs *)ofnode_get_addr(args.node);
  267. }
  268. configure_clocks(dev);
  269. return 0;
  270. }
  271. static int stm32_clk_of_xlate(struct clk *clk, struct ofnode_phandle_args *args)
  272. {
  273. debug("%s(clk=%p)\n", __func__, clk);
  274. if (args->args_count != 2) {
  275. debug("Invaild args_count: %d\n", args->args_count);
  276. return -EINVAL;
  277. }
  278. if (args->args_count)
  279. clk->id = args->args[1];
  280. else
  281. clk->id = 0;
  282. return 0;
  283. }
  284. static struct clk_ops stm32_clk_ops = {
  285. .of_xlate = stm32_clk_of_xlate,
  286. .enable = stm32_clk_enable,
  287. .get_rate = stm32_clk_get_rate,
  288. };
  289. U_BOOT_DRIVER(stm32fx_clk) = {
  290. .name = "stm32fx_rcc_clock",
  291. .id = UCLASS_CLK,
  292. .ops = &stm32_clk_ops,
  293. .probe = stm32_clk_probe,
  294. .priv_auto_alloc_size = sizeof(struct stm32_clk),
  295. .flags = DM_FLAG_PRE_RELOC,
  296. };