stm32f746-disco.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167
  1. /*
  2. * (C) Copyright 2016
  3. * Vikas Manocha, <vikas.manocha@st.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <dm.h>
  9. #include <ram.h>
  10. #include <spl.h>
  11. #include <asm/io.h>
  12. #include <asm/armv7m.h>
  13. #include <asm/arch/stm32.h>
  14. #include <asm/arch/gpio.h>
  15. #include <asm/arch/stm32_periph.h>
  16. #include <asm/arch/stm32_defs.h>
  17. #include <asm/arch/syscfg.h>
  18. #include <asm/gpio.h>
  19. DECLARE_GLOBAL_DATA_PTR;
  20. int get_memory_base_size(fdt_addr_t *mr_base, fdt_addr_t *mr_size)
  21. {
  22. int mr_node;
  23. mr_node = fdt_path_offset(gd->fdt_blob, "/memory");
  24. if (mr_node < 0)
  25. return mr_node;
  26. *mr_base = fdtdec_get_addr_size_auto_noparent(gd->fdt_blob, mr_node,
  27. "reg", 0, mr_size, false);
  28. debug("mr_base = %lx, mr_size= %lx\n", *mr_base, *mr_size);
  29. return 0;
  30. }
  31. int dram_init(void)
  32. {
  33. int rv;
  34. fdt_addr_t mr_base, mr_size;
  35. #ifndef CONFIG_SUPPORT_SPL
  36. struct udevice *dev;
  37. rv = uclass_get_device(UCLASS_RAM, 0, &dev);
  38. if (rv) {
  39. debug("DRAM init failed: %d\n", rv);
  40. return rv;
  41. }
  42. #endif
  43. rv = get_memory_base_size(&mr_base, &mr_size);
  44. if (rv)
  45. return rv;
  46. gd->ram_size = mr_size;
  47. gd->ram_top = mr_base;
  48. return rv;
  49. }
  50. int dram_init_banksize(void)
  51. {
  52. fdt_addr_t mr_base, mr_size;
  53. get_memory_base_size(&mr_base, &mr_size);
  54. /*
  55. * Fill in global info with description of SRAM configuration
  56. */
  57. gd->bd->bi_dram[0].start = mr_base;
  58. gd->bd->bi_dram[0].size = mr_size;
  59. return 0;
  60. }
  61. #ifdef CONFIG_ETH_DESIGNWARE
  62. static int stmmac_setup(void)
  63. {
  64. clock_setup(SYSCFG_CLOCK_CFG);
  65. /* Set >RMII mode */
  66. STM32_SYSCFG->pmc |= SYSCFG_PMC_MII_RMII_SEL;
  67. clock_setup(STMMAC_CLOCK_CFG);
  68. return 0;
  69. }
  70. int board_early_init_f(void)
  71. {
  72. stmmac_setup();
  73. return 0;
  74. }
  75. #endif
  76. #ifdef CONFIG_SPL_BUILD
  77. #ifdef CONFIG_SPL_OS_BOOT
  78. int spl_start_uboot(void)
  79. {
  80. debug("SPL: booting kernel\n");
  81. /* break into full u-boot on 'c' */
  82. return serial_tstc() && serial_getc() == 'c';
  83. }
  84. #endif
  85. int spl_dram_init(void)
  86. {
  87. struct udevice *dev;
  88. int rv;
  89. rv = uclass_get_device(UCLASS_RAM, 0, &dev);
  90. if (rv)
  91. debug("DRAM init failed: %d\n", rv);
  92. return rv;
  93. }
  94. void spl_board_init(void)
  95. {
  96. spl_dram_init();
  97. preloader_console_init();
  98. arch_cpu_init(); /* to configure mpu for sdram rw permissions */
  99. }
  100. u32 spl_boot_device(void)
  101. {
  102. return BOOT_DEVICE_XIP;
  103. }
  104. #endif
  105. u32 get_board_rev(void)
  106. {
  107. return 0;
  108. }
  109. int board_late_init(void)
  110. {
  111. struct gpio_desc gpio = {};
  112. int node;
  113. node = fdt_node_offset_by_compatible(gd->fdt_blob, 0, "st,led1");
  114. if (node < 0)
  115. return -1;
  116. gpio_request_by_name_nodev(offset_to_ofnode(node), "led-gpio", 0, &gpio,
  117. GPIOD_IS_OUT);
  118. if (dm_gpio_is_valid(&gpio)) {
  119. dm_gpio_set_value(&gpio, 0);
  120. mdelay(10);
  121. dm_gpio_set_value(&gpio, 1);
  122. }
  123. /* read button 1*/
  124. node = fdt_node_offset_by_compatible(gd->fdt_blob, 0, "st,button1");
  125. if (node < 0)
  126. return -1;
  127. gpio_request_by_name_nodev(offset_to_ofnode(node), "button-gpio", 0,
  128. &gpio, GPIOD_IS_IN);
  129. if (dm_gpio_is_valid(&gpio)) {
  130. if (dm_gpio_get_value(&gpio))
  131. puts("usr button is at HIGH LEVEL\n");
  132. else
  133. puts("usr button is at LOW LEVEL\n");
  134. }
  135. return 0;
  136. }
  137. int board_init(void)
  138. {
  139. gd->bd->bi_boot_params = gd->bd->bi_dram[0].start + 0x100;
  140. return 0;
  141. }