sh_eth.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608
  1. /*
  2. * sh_eth.h - Driver for Renesas SuperH ethernet controler.
  3. *
  4. * Copyright (C) 2008 - 2012 Renesas Solutions Corp.
  5. * Copyright (c) 2008 - 2012 Nobuhiro Iwamatsu
  6. * Copyright (c) 2007 Carlos Munoz <carlos@kenati.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <netdev.h>
  23. #include <asm/types.h>
  24. #define SHETHER_NAME "sh_eth"
  25. #if defined(CONFIG_SH)
  26. /* Malloc returns addresses in the P1 area (cacheable). However we need to
  27. use area P2 (non-cacheable) */
  28. #define ADDR_TO_P2(addr) ((((int)(addr) & ~0xe0000000) | 0xa0000000))
  29. /* The ethernet controller needs to use physical addresses */
  30. #if defined(CONFIG_SH_32BIT)
  31. #define ADDR_TO_PHY(addr) ((((int)(addr) & ~0xe0000000) | 0x40000000))
  32. #else
  33. #define ADDR_TO_PHY(addr) ((int)(addr) & ~0xe0000000)
  34. #endif
  35. #elif defined(CONFIG_ARM)
  36. #define inl readl
  37. #define outl writel
  38. #define ADDR_TO_PHY(addr) ((int)(addr))
  39. #define ADDR_TO_P2(addr) (addr)
  40. #endif /* defined(CONFIG_SH) */
  41. /* Number of supported ports */
  42. #define MAX_PORT_NUM 2
  43. /* Buffers must be big enough to hold the largest ethernet frame. Also, rx
  44. buffers must be a multiple of 32 bytes */
  45. #define MAX_BUF_SIZE (48 * 32)
  46. /* The number of tx descriptors must be large enough to point to 5 or more
  47. frames. If each frame uses 2 descriptors, at least 10 descriptors are needed.
  48. We use one descriptor per frame */
  49. #define NUM_TX_DESC 8
  50. /* The size of the tx descriptor is determined by how much padding is used.
  51. 4, 20, or 52 bytes of padding can be used */
  52. #define TX_DESC_PADDING 4
  53. #define TX_DESC_SIZE (12 + TX_DESC_PADDING)
  54. /* Tx descriptor. We always use 3 bytes of padding */
  55. struct tx_desc_s {
  56. volatile u32 td0;
  57. u32 td1;
  58. u32 td2; /* Buffer start */
  59. u32 padding;
  60. };
  61. /* There is no limitation in the number of rx descriptors */
  62. #define NUM_RX_DESC 8
  63. /* The size of the rx descriptor is determined by how much padding is used.
  64. 4, 20, or 52 bytes of padding can be used */
  65. #define RX_DESC_PADDING 4
  66. #define RX_DESC_SIZE (12 + RX_DESC_PADDING)
  67. /* Rx descriptor. We always use 4 bytes of padding */
  68. struct rx_desc_s {
  69. volatile u32 rd0;
  70. volatile u32 rd1;
  71. u32 rd2; /* Buffer start */
  72. u32 padding;
  73. };
  74. struct sh_eth_info {
  75. struct tx_desc_s *tx_desc_malloc;
  76. struct tx_desc_s *tx_desc_base;
  77. struct tx_desc_s *tx_desc_cur;
  78. struct rx_desc_s *rx_desc_malloc;
  79. struct rx_desc_s *rx_desc_base;
  80. struct rx_desc_s *rx_desc_cur;
  81. u8 *rx_buf_malloc;
  82. u8 *rx_buf_base;
  83. u8 mac_addr[6];
  84. u8 phy_addr;
  85. struct eth_device *dev;
  86. struct phy_device *phydev;
  87. };
  88. struct sh_eth_dev {
  89. int port;
  90. struct sh_eth_info port_info[MAX_PORT_NUM];
  91. };
  92. /* from linux/drivers/net/ethernet/renesas/sh_eth.h */
  93. enum {
  94. /* E-DMAC registers */
  95. EDSR = 0,
  96. EDMR,
  97. EDTRR,
  98. EDRRR,
  99. EESR,
  100. EESIPR,
  101. TDLAR,
  102. TDFAR,
  103. TDFXR,
  104. TDFFR,
  105. RDLAR,
  106. RDFAR,
  107. RDFXR,
  108. RDFFR,
  109. TRSCER,
  110. RMFCR,
  111. TFTR,
  112. FDR,
  113. RMCR,
  114. EDOCR,
  115. TFUCR,
  116. RFOCR,
  117. FCFTR,
  118. RPADIR,
  119. TRIMD,
  120. RBWAR,
  121. TBRAR,
  122. /* Ether registers */
  123. ECMR,
  124. ECSR,
  125. ECSIPR,
  126. PIR,
  127. PSR,
  128. RDMLR,
  129. PIPR,
  130. RFLR,
  131. IPGR,
  132. APR,
  133. MPR,
  134. PFTCR,
  135. PFRCR,
  136. RFCR,
  137. RFCF,
  138. TPAUSER,
  139. TPAUSECR,
  140. BCFR,
  141. BCFRR,
  142. GECMR,
  143. BCULR,
  144. MAHR,
  145. MALR,
  146. TROCR,
  147. CDCR,
  148. LCCR,
  149. CNDCR,
  150. CEFCR,
  151. FRECR,
  152. TSFRCR,
  153. TLFRCR,
  154. CERCR,
  155. CEECR,
  156. MAFCR,
  157. RTRATE,
  158. CSMR,
  159. RMII_MII,
  160. /* This value must be written at last. */
  161. SH_ETH_MAX_REGISTER_OFFSET,
  162. };
  163. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  164. [EDSR] = 0x0000,
  165. [EDMR] = 0x0400,
  166. [EDTRR] = 0x0408,
  167. [EDRRR] = 0x0410,
  168. [EESR] = 0x0428,
  169. [EESIPR] = 0x0430,
  170. [TDLAR] = 0x0010,
  171. [TDFAR] = 0x0014,
  172. [TDFXR] = 0x0018,
  173. [TDFFR] = 0x001c,
  174. [RDLAR] = 0x0030,
  175. [RDFAR] = 0x0034,
  176. [RDFXR] = 0x0038,
  177. [RDFFR] = 0x003c,
  178. [TRSCER] = 0x0438,
  179. [RMFCR] = 0x0440,
  180. [TFTR] = 0x0448,
  181. [FDR] = 0x0450,
  182. [RMCR] = 0x0458,
  183. [RPADIR] = 0x0460,
  184. [FCFTR] = 0x0468,
  185. [CSMR] = 0x04E4,
  186. [ECMR] = 0x0500,
  187. [ECSR] = 0x0510,
  188. [ECSIPR] = 0x0518,
  189. [PIR] = 0x0520,
  190. [PSR] = 0x0528,
  191. [PIPR] = 0x052c,
  192. [RFLR] = 0x0508,
  193. [APR] = 0x0554,
  194. [MPR] = 0x0558,
  195. [PFTCR] = 0x055c,
  196. [PFRCR] = 0x0560,
  197. [TPAUSER] = 0x0564,
  198. [GECMR] = 0x05b0,
  199. [BCULR] = 0x05b4,
  200. [MAHR] = 0x05c0,
  201. [MALR] = 0x05c8,
  202. [TROCR] = 0x0700,
  203. [CDCR] = 0x0708,
  204. [LCCR] = 0x0710,
  205. [CEFCR] = 0x0740,
  206. [FRECR] = 0x0748,
  207. [TSFRCR] = 0x0750,
  208. [TLFRCR] = 0x0758,
  209. [RFCR] = 0x0760,
  210. [CERCR] = 0x0768,
  211. [CEECR] = 0x0770,
  212. [MAFCR] = 0x0778,
  213. [RMII_MII] = 0x0790,
  214. };
  215. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  216. [ECMR] = 0x0100,
  217. [RFLR] = 0x0108,
  218. [ECSR] = 0x0110,
  219. [ECSIPR] = 0x0118,
  220. [PIR] = 0x0120,
  221. [PSR] = 0x0128,
  222. [RDMLR] = 0x0140,
  223. [IPGR] = 0x0150,
  224. [APR] = 0x0154,
  225. [MPR] = 0x0158,
  226. [TPAUSER] = 0x0164,
  227. [RFCF] = 0x0160,
  228. [TPAUSECR] = 0x0168,
  229. [BCFRR] = 0x016c,
  230. [MAHR] = 0x01c0,
  231. [MALR] = 0x01c8,
  232. [TROCR] = 0x01d0,
  233. [CDCR] = 0x01d4,
  234. [LCCR] = 0x01d8,
  235. [CNDCR] = 0x01dc,
  236. [CEFCR] = 0x01e4,
  237. [FRECR] = 0x01e8,
  238. [TSFRCR] = 0x01ec,
  239. [TLFRCR] = 0x01f0,
  240. [RFCR] = 0x01f4,
  241. [MAFCR] = 0x01f8,
  242. [RTRATE] = 0x01fc,
  243. [EDMR] = 0x0000,
  244. [EDTRR] = 0x0008,
  245. [EDRRR] = 0x0010,
  246. [TDLAR] = 0x0018,
  247. [RDLAR] = 0x0020,
  248. [EESR] = 0x0028,
  249. [EESIPR] = 0x0030,
  250. [TRSCER] = 0x0038,
  251. [RMFCR] = 0x0040,
  252. [TFTR] = 0x0048,
  253. [FDR] = 0x0050,
  254. [RMCR] = 0x0058,
  255. [TFUCR] = 0x0064,
  256. [RFOCR] = 0x0068,
  257. [FCFTR] = 0x0070,
  258. [RPADIR] = 0x0078,
  259. [TRIMD] = 0x007c,
  260. [RBWAR] = 0x00c8,
  261. [RDFAR] = 0x00cc,
  262. [TBRAR] = 0x00d4,
  263. [TDFAR] = 0x00d8,
  264. };
  265. /* Register Address */
  266. #if defined(CONFIG_CPU_SH7763) || defined(CONFIG_CPU_SH7734)
  267. #define SH_ETH_TYPE_GETHER
  268. #define BASE_IO_ADDR 0xfee00000
  269. #elif defined(CONFIG_CPU_SH7757) || defined(CONFIG_CPU_SH7752)
  270. #if defined(CONFIG_SH_ETHER_USE_GETHER)
  271. #define SH_ETH_TYPE_GETHER
  272. #define BASE_IO_ADDR 0xfee00000
  273. #else
  274. #define SH_ETH_TYPE_ETHER
  275. #define BASE_IO_ADDR 0xfef00000
  276. #endif
  277. #elif defined(CONFIG_CPU_SH7724)
  278. #define SH_ETH_TYPE_ETHER
  279. #define BASE_IO_ADDR 0xA4600000
  280. #elif defined(CONFIG_R8A7740)
  281. #define SH_ETH_TYPE_GETHER
  282. #define BASE_IO_ADDR 0xE9A00000
  283. #endif
  284. /*
  285. * Register's bits
  286. * Copy from Linux driver source code
  287. */
  288. #if defined(SH_ETH_TYPE_GETHER)
  289. /* EDSR */
  290. enum EDSR_BIT {
  291. EDSR_ENT = 0x01, EDSR_ENR = 0x02,
  292. };
  293. #define EDSR_ENALL (EDSR_ENT|EDSR_ENR)
  294. #endif
  295. /* EDMR */
  296. enum DMAC_M_BIT {
  297. EDMR_DL1 = 0x20, EDMR_DL0 = 0x10,
  298. #if defined(SH_ETH_TYPE_GETHER)
  299. EDMR_SRST = 0x03, /* Receive/Send reset */
  300. EMDR_DESC_R = 0x30, /* Descriptor reserve size */
  301. EDMR_EL = 0x40, /* Litte endian */
  302. #elif defined(SH_ETH_TYPE_ETHER)
  303. EDMR_SRST = 0x01,
  304. EMDR_DESC_R = 0x30, /* Descriptor reserve size */
  305. EDMR_EL = 0x40, /* Litte endian */
  306. #else
  307. EDMR_SRST = 0x01,
  308. #endif
  309. };
  310. /* RFLR */
  311. #define RFLR_RFL_MIN 0x05EE /* Recv Frame length 1518 byte */
  312. /* EDTRR */
  313. enum DMAC_T_BIT {
  314. #if defined(SH_ETH_TYPE_GETHER)
  315. EDTRR_TRNS = 0x03,
  316. #else
  317. EDTRR_TRNS = 0x01,
  318. #endif
  319. };
  320. /* GECMR */
  321. enum GECMR_BIT {
  322. #if defined(CONFIG_CPU_SH7757) || defined(CONFIG_CPU_SH7752)
  323. GECMR_1000B = 0x20, GECMR_100B = 0x01, GECMR_10B = 0x00,
  324. #else
  325. GECMR_1000B = 0x01, GECMR_100B = 0x04, GECMR_10B = 0x00,
  326. #endif
  327. };
  328. /* EDRRR*/
  329. enum EDRRR_R_BIT {
  330. EDRRR_R = 0x01,
  331. };
  332. /* TPAUSER */
  333. enum TPAUSER_BIT {
  334. TPAUSER_TPAUSE = 0x0000ffff,
  335. TPAUSER_UNLIMITED = 0,
  336. };
  337. /* BCFR */
  338. enum BCFR_BIT {
  339. BCFR_RPAUSE = 0x0000ffff,
  340. BCFR_UNLIMITED = 0,
  341. };
  342. /* PIR */
  343. enum PIR_BIT {
  344. PIR_MDI = 0x08, PIR_MDO = 0x04, PIR_MMD = 0x02, PIR_MDC = 0x01,
  345. };
  346. /* PSR */
  347. enum PHY_STATUS_BIT { PHY_ST_LINK = 0x01, };
  348. /* EESR */
  349. enum EESR_BIT {
  350. #if defined(SH_ETH_TYPE_ETHER)
  351. EESR_TWB = 0x40000000,
  352. #else
  353. EESR_TWB = 0xC0000000,
  354. EESR_TC1 = 0x20000000,
  355. EESR_TUC = 0x10000000,
  356. EESR_ROC = 0x80000000,
  357. #endif
  358. EESR_TABT = 0x04000000,
  359. EESR_RABT = 0x02000000, EESR_RFRMER = 0x01000000,
  360. #if defined(SH_ETH_TYPE_ETHER)
  361. EESR_ADE = 0x00800000,
  362. #endif
  363. EESR_ECI = 0x00400000,
  364. EESR_FTC = 0x00200000, EESR_TDE = 0x00100000,
  365. EESR_TFE = 0x00080000, EESR_FRC = 0x00040000,
  366. EESR_RDE = 0x00020000, EESR_RFE = 0x00010000,
  367. #if defined(SH_ETH_TYPE_ETHER)
  368. EESR_CND = 0x00000800,
  369. #endif
  370. EESR_DLC = 0x00000400,
  371. EESR_CD = 0x00000200, EESR_RTO = 0x00000100,
  372. EESR_RMAF = 0x00000080, EESR_CEEF = 0x00000040,
  373. EESR_CELF = 0x00000020, EESR_RRF = 0x00000010,
  374. rESR_RTLF = 0x00000008, EESR_RTSF = 0x00000004,
  375. EESR_PRE = 0x00000002, EESR_CERF = 0x00000001,
  376. };
  377. #if defined(SH_ETH_TYPE_GETHER)
  378. # define TX_CHECK (EESR_TC1 | EESR_FTC)
  379. # define EESR_ERR_CHECK (EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE \
  380. | EESR_RFRMER | EESR_TFE | EESR_TDE | EESR_ECI)
  381. # define TX_ERROR_CEHCK (EESR_TWB | EESR_TABT | EESR_TDE | EESR_TFE)
  382. #else
  383. # define TX_CHECK (EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO)
  384. # define EESR_ERR_CHECK (EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE \
  385. | EESR_RFRMER | EESR_ADE | EESR_TFE | EESR_TDE | EESR_ECI)
  386. # define TX_ERROR_CEHCK (EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE)
  387. #endif
  388. /* EESIPR */
  389. enum DMAC_IM_BIT {
  390. DMAC_M_TWB = 0x40000000, DMAC_M_TABT = 0x04000000,
  391. DMAC_M_RABT = 0x02000000,
  392. DMAC_M_RFRMER = 0x01000000, DMAC_M_ADF = 0x00800000,
  393. DMAC_M_ECI = 0x00400000, DMAC_M_FTC = 0x00200000,
  394. DMAC_M_TDE = 0x00100000, DMAC_M_TFE = 0x00080000,
  395. DMAC_M_FRC = 0x00040000, DMAC_M_RDE = 0x00020000,
  396. DMAC_M_RFE = 0x00010000, DMAC_M_TINT4 = 0x00000800,
  397. DMAC_M_TINT3 = 0x00000400, DMAC_M_TINT2 = 0x00000200,
  398. DMAC_M_TINT1 = 0x00000100, DMAC_M_RINT8 = 0x00000080,
  399. DMAC_M_RINT5 = 0x00000010, DMAC_M_RINT4 = 0x00000008,
  400. DMAC_M_RINT3 = 0x00000004, DMAC_M_RINT2 = 0x00000002,
  401. DMAC_M_RINT1 = 0x00000001,
  402. };
  403. /* Receive descriptor bit */
  404. enum RD_STS_BIT {
  405. RD_RACT = 0x80000000, RD_RDLE = 0x40000000,
  406. RD_RFP1 = 0x20000000, RD_RFP0 = 0x10000000,
  407. RD_RFE = 0x08000000, RD_RFS10 = 0x00000200,
  408. RD_RFS9 = 0x00000100, RD_RFS8 = 0x00000080,
  409. RD_RFS7 = 0x00000040, RD_RFS6 = 0x00000020,
  410. RD_RFS5 = 0x00000010, RD_RFS4 = 0x00000008,
  411. RD_RFS3 = 0x00000004, RD_RFS2 = 0x00000002,
  412. RD_RFS1 = 0x00000001,
  413. };
  414. #define RDF1ST RD_RFP1
  415. #define RDFEND RD_RFP0
  416. #define RD_RFP (RD_RFP1|RD_RFP0)
  417. /* RDFFR*/
  418. enum RDFFR_BIT {
  419. RDFFR_RDLF = 0x01,
  420. };
  421. /* FCFTR */
  422. enum FCFTR_BIT {
  423. FCFTR_RFF2 = 0x00040000, FCFTR_RFF1 = 0x00020000,
  424. FCFTR_RFF0 = 0x00010000, FCFTR_RFD2 = 0x00000004,
  425. FCFTR_RFD1 = 0x00000002, FCFTR_RFD0 = 0x00000001,
  426. };
  427. #define FIFO_F_D_RFF (FCFTR_RFF2|FCFTR_RFF1|FCFTR_RFF0)
  428. #define FIFO_F_D_RFD (FCFTR_RFD2|FCFTR_RFD1|FCFTR_RFD0)
  429. /* Transfer descriptor bit */
  430. enum TD_STS_BIT {
  431. #if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_ETHER)
  432. TD_TACT = 0x80000000,
  433. #else
  434. TD_TACT = 0x7fffffff,
  435. #endif
  436. TD_TDLE = 0x40000000, TD_TFP1 = 0x20000000,
  437. TD_TFP0 = 0x10000000,
  438. };
  439. #define TDF1ST TD_TFP1
  440. #define TDFEND TD_TFP0
  441. #define TD_TFP (TD_TFP1|TD_TFP0)
  442. /* RMCR */
  443. enum RECV_RST_BIT { RMCR_RST = 0x01, };
  444. /* ECMR */
  445. enum FELIC_MODE_BIT {
  446. #if defined(SH_ETH_TYPE_GETHER)
  447. ECMR_TRCCM=0x04000000, ECMR_RCSC= 0x00800000, ECMR_DPAD= 0x00200000,
  448. ECMR_RZPF = 0x00100000,
  449. #endif
  450. ECMR_ZPF = 0x00080000, ECMR_PFR = 0x00040000, ECMR_RXF = 0x00020000,
  451. ECMR_TXF = 0x00010000, ECMR_MCT = 0x00002000, ECMR_PRCEF = 0x00001000,
  452. ECMR_PMDE = 0x00000200, ECMR_RE = 0x00000040, ECMR_TE = 0x00000020,
  453. ECMR_ILB = 0x00000008, ECMR_ELB = 0x00000004, ECMR_DM = 0x00000002,
  454. ECMR_PRM = 0x00000001,
  455. #ifdef CONFIG_CPU_SH7724
  456. ECMR_RTM = 0x00000010,
  457. #endif
  458. };
  459. #if defined(SH_ETH_TYPE_GETHER)
  460. #define ECMR_CHG_DM (ECMR_TRCCM | ECMR_RZPF | ECMR_ZPF | ECMR_PFR | ECMR_RXF | \
  461. ECMR_TXF | ECMR_MCT)
  462. #elif defined(SH_ETH_TYPE_ETHER)
  463. #define ECMR_CHG_DM (ECMR_ZPF | ECMR_PFR | ECMR_RXF | ECMR_TXF)
  464. #else
  465. #define ECMR_CHG_DM (ECMR_ZPF | ECMR_PFR | ECMR_RXF | ECMR_TXF | ECMR_MCT)
  466. #endif
  467. /* ECSR */
  468. enum ECSR_STATUS_BIT {
  469. #if defined(SH_ETH_TYPE_ETHER)
  470. ECSR_BRCRX = 0x20, ECSR_PSRTO = 0x10,
  471. #endif
  472. ECSR_LCHNG = 0x04,
  473. ECSR_MPD = 0x02, ECSR_ICD = 0x01,
  474. };
  475. #if defined(SH_ETH_TYPE_GETHER)
  476. # define ECSR_INIT (ECSR_ICD | ECSIPR_MPDIP)
  477. #else
  478. # define ECSR_INIT (ECSR_BRCRX | ECSR_PSRTO | \
  479. ECSR_LCHNG | ECSR_ICD | ECSIPR_MPDIP)
  480. #endif
  481. /* ECSIPR */
  482. enum ECSIPR_STATUS_MASK_BIT {
  483. #if defined(SH_ETH_TYPE_ETHER)
  484. ECSIPR_BRCRXIP = 0x20,
  485. ECSIPR_PSRTOIP = 0x10,
  486. #elif defined(SH_ETY_TYPE_GETHER)
  487. ECSIPR_PSRTOIP = 0x10,
  488. ECSIPR_PHYIP = 0x08,
  489. #endif
  490. ECSIPR_LCHNGIP = 0x04,
  491. ECSIPR_MPDIP = 0x02,
  492. ECSIPR_ICDIP = 0x01,
  493. };
  494. #if defined(SH_ETH_TYPE_GETHER)
  495. # define ECSIPR_INIT (ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP)
  496. #else
  497. # define ECSIPR_INIT (ECSIPR_BRCRXIP | ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | \
  498. ECSIPR_ICDIP | ECSIPR_MPDIP)
  499. #endif
  500. /* APR */
  501. enum APR_BIT {
  502. APR_AP = 0x00000004,
  503. };
  504. /* MPR */
  505. enum MPR_BIT {
  506. MPR_MP = 0x00000006,
  507. };
  508. /* TRSCER */
  509. enum DESC_I_BIT {
  510. DESC_I_TINT4 = 0x0800, DESC_I_TINT3 = 0x0400, DESC_I_TINT2 = 0x0200,
  511. DESC_I_TINT1 = 0x0100, DESC_I_RINT8 = 0x0080, DESC_I_RINT5 = 0x0010,
  512. DESC_I_RINT4 = 0x0008, DESC_I_RINT3 = 0x0004, DESC_I_RINT2 = 0x0002,
  513. DESC_I_RINT1 = 0x0001,
  514. };
  515. /* RPADIR */
  516. enum RPADIR_BIT {
  517. RPADIR_PADS1 = 0x20000, RPADIR_PADS0 = 0x10000,
  518. RPADIR_PADR = 0x0003f,
  519. };
  520. #if defined(SH_ETH_TYPE_GETHER)
  521. # define RPADIR_INIT (0x00)
  522. #else
  523. # define RPADIR_INIT (RPADIR_PADS1)
  524. #endif
  525. /* FDR */
  526. enum FIFO_SIZE_BIT {
  527. FIFO_SIZE_T = 0x00000700, FIFO_SIZE_R = 0x00000007,
  528. };
  529. static inline unsigned long sh_eth_reg_addr(struct sh_eth_dev *eth,
  530. int enum_index)
  531. {
  532. #if defined(SH_ETH_TYPE_GETHER)
  533. const u16 *reg_offset = sh_eth_offset_gigabit;
  534. #elif defined(SH_ETH_TYPE_ETHER)
  535. const u16 *reg_offset = sh_eth_offset_fast_sh4;
  536. #else
  537. #error
  538. #endif
  539. return BASE_IO_ADDR + reg_offset[enum_index] + 0x800 * eth->port;
  540. }
  541. static inline void sh_eth_write(struct sh_eth_dev *eth, unsigned long data,
  542. int enum_index)
  543. {
  544. outl(data, sh_eth_reg_addr(eth, enum_index));
  545. }
  546. static inline unsigned long sh_eth_read(struct sh_eth_dev *eth,
  547. int enum_index)
  548. {
  549. return inl(sh_eth_reg_addr(eth, enum_index));
  550. }