macb.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589
  1. /*
  2. * Copyright (C) 2005-2006 Atmel Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  17. */
  18. #include <common.h>
  19. /*
  20. * The u-boot networking stack is a little weird. It seems like the
  21. * networking core allocates receive buffers up front without any
  22. * regard to the hardware that's supposed to actually receive those
  23. * packets.
  24. *
  25. * The MACB receives packets into 128-byte receive buffers, so the
  26. * buffers allocated by the core isn't very practical to use. We'll
  27. * allocate our own, but we need one such buffer in case a packet
  28. * wraps around the DMA ring so that we have to copy it.
  29. *
  30. * Therefore, define CONFIG_SYS_RX_ETH_BUFFER to 1 in the board-specific
  31. * configuration header. This way, the core allocates one RX buffer
  32. * and one TX buffer, each of which can hold a ethernet packet of
  33. * maximum size.
  34. *
  35. * For some reason, the networking core unconditionally specifies a
  36. * 32-byte packet "alignment" (which really should be called
  37. * "padding"). MACB shouldn't need that, but we'll refrain from any
  38. * core modifications here...
  39. */
  40. #include <net.h>
  41. #include <netdev.h>
  42. #include <malloc.h>
  43. #include <miiphy.h>
  44. #include <linux/mii.h>
  45. #include <asm/io.h>
  46. #include <asm/dma-mapping.h>
  47. #include <asm/arch/clk.h>
  48. #include "macb.h"
  49. #define CONFIG_SYS_MACB_RX_BUFFER_SIZE 4096
  50. #define CONFIG_SYS_MACB_RX_RING_SIZE (CONFIG_SYS_MACB_RX_BUFFER_SIZE / 128)
  51. #define CONFIG_SYS_MACB_TX_RING_SIZE 16
  52. #define CONFIG_SYS_MACB_TX_TIMEOUT 1000
  53. #define CONFIG_SYS_MACB_AUTONEG_TIMEOUT 5000000
  54. struct macb_dma_desc {
  55. u32 addr;
  56. u32 ctrl;
  57. };
  58. #define RXADDR_USED 0x00000001
  59. #define RXADDR_WRAP 0x00000002
  60. #define RXBUF_FRMLEN_MASK 0x00000fff
  61. #define RXBUF_FRAME_START 0x00004000
  62. #define RXBUF_FRAME_END 0x00008000
  63. #define RXBUF_TYPEID_MATCH 0x00400000
  64. #define RXBUF_ADDR4_MATCH 0x00800000
  65. #define RXBUF_ADDR3_MATCH 0x01000000
  66. #define RXBUF_ADDR2_MATCH 0x02000000
  67. #define RXBUF_ADDR1_MATCH 0x04000000
  68. #define RXBUF_BROADCAST 0x80000000
  69. #define TXBUF_FRMLEN_MASK 0x000007ff
  70. #define TXBUF_FRAME_END 0x00008000
  71. #define TXBUF_NOCRC 0x00010000
  72. #define TXBUF_EXHAUSTED 0x08000000
  73. #define TXBUF_UNDERRUN 0x10000000
  74. #define TXBUF_MAXRETRY 0x20000000
  75. #define TXBUF_WRAP 0x40000000
  76. #define TXBUF_USED 0x80000000
  77. struct macb_device {
  78. void *regs;
  79. unsigned int rx_tail;
  80. unsigned int tx_head;
  81. unsigned int tx_tail;
  82. void *rx_buffer;
  83. void *tx_buffer;
  84. struct macb_dma_desc *rx_ring;
  85. struct macb_dma_desc *tx_ring;
  86. unsigned long rx_buffer_dma;
  87. unsigned long rx_ring_dma;
  88. unsigned long tx_ring_dma;
  89. const struct device *dev;
  90. struct eth_device netdev;
  91. unsigned short phy_addr;
  92. };
  93. #define to_macb(_nd) container_of(_nd, struct macb_device, netdev)
  94. static void macb_mdio_write(struct macb_device *macb, u8 reg, u16 value)
  95. {
  96. unsigned long netctl;
  97. unsigned long netstat;
  98. unsigned long frame;
  99. netctl = macb_readl(macb, NCR);
  100. netctl |= MACB_BIT(MPE);
  101. macb_writel(macb, NCR, netctl);
  102. frame = (MACB_BF(SOF, 1)
  103. | MACB_BF(RW, 1)
  104. | MACB_BF(PHYA, macb->phy_addr)
  105. | MACB_BF(REGA, reg)
  106. | MACB_BF(CODE, 2)
  107. | MACB_BF(DATA, value));
  108. macb_writel(macb, MAN, frame);
  109. do {
  110. netstat = macb_readl(macb, NSR);
  111. } while (!(netstat & MACB_BIT(IDLE)));
  112. netctl = macb_readl(macb, NCR);
  113. netctl &= ~MACB_BIT(MPE);
  114. macb_writel(macb, NCR, netctl);
  115. }
  116. static u16 macb_mdio_read(struct macb_device *macb, u8 reg)
  117. {
  118. unsigned long netctl;
  119. unsigned long netstat;
  120. unsigned long frame;
  121. netctl = macb_readl(macb, NCR);
  122. netctl |= MACB_BIT(MPE);
  123. macb_writel(macb, NCR, netctl);
  124. frame = (MACB_BF(SOF, 1)
  125. | MACB_BF(RW, 2)
  126. | MACB_BF(PHYA, macb->phy_addr)
  127. | MACB_BF(REGA, reg)
  128. | MACB_BF(CODE, 2));
  129. macb_writel(macb, MAN, frame);
  130. do {
  131. netstat = macb_readl(macb, NSR);
  132. } while (!(netstat & MACB_BIT(IDLE)));
  133. frame = macb_readl(macb, MAN);
  134. netctl = macb_readl(macb, NCR);
  135. netctl &= ~MACB_BIT(MPE);
  136. macb_writel(macb, NCR, netctl);
  137. return MACB_BFEXT(DATA, frame);
  138. }
  139. #if defined(CONFIG_CMD_MII)
  140. int macb_miiphy_read(const char *devname, u8 phy_adr, u8 reg, u16 *value)
  141. {
  142. struct eth_device *dev = eth_get_dev_by_name(devname);
  143. struct macb_device *macb = to_macb(dev);
  144. if ( macb->phy_addr != phy_adr )
  145. return -1;
  146. *value = macb_mdio_read(macb, reg);
  147. return 0;
  148. }
  149. int macb_miiphy_write(const char *devname, u8 phy_adr, u8 reg, u16 value)
  150. {
  151. struct eth_device *dev = eth_get_dev_by_name(devname);
  152. struct macb_device *macb = to_macb(dev);
  153. if ( macb->phy_addr != phy_adr )
  154. return -1;
  155. macb_mdio_write(macb, reg, value);
  156. return 0;
  157. }
  158. #endif
  159. #if defined(CONFIG_CMD_NET)
  160. static int macb_send(struct eth_device *netdev, void *packet, int length)
  161. {
  162. struct macb_device *macb = to_macb(netdev);
  163. unsigned long paddr, ctrl;
  164. unsigned int tx_head = macb->tx_head;
  165. int i;
  166. paddr = dma_map_single(packet, length, DMA_TO_DEVICE);
  167. ctrl = length & TXBUF_FRMLEN_MASK;
  168. ctrl |= TXBUF_FRAME_END;
  169. if (tx_head == (CONFIG_SYS_MACB_TX_RING_SIZE - 1)) {
  170. ctrl |= TXBUF_WRAP;
  171. macb->tx_head = 0;
  172. } else
  173. macb->tx_head++;
  174. macb->tx_ring[tx_head].ctrl = ctrl;
  175. macb->tx_ring[tx_head].addr = paddr;
  176. barrier();
  177. macb_writel(macb, NCR, MACB_BIT(TE) | MACB_BIT(RE) | MACB_BIT(TSTART));
  178. /*
  179. * I guess this is necessary because the networking core may
  180. * re-use the transmit buffer as soon as we return...
  181. */
  182. for (i = 0; i <= CONFIG_SYS_MACB_TX_TIMEOUT; i++) {
  183. barrier();
  184. ctrl = macb->tx_ring[tx_head].ctrl;
  185. if (ctrl & TXBUF_USED)
  186. break;
  187. udelay(1);
  188. }
  189. dma_unmap_single(packet, length, paddr);
  190. if (i <= CONFIG_SYS_MACB_TX_TIMEOUT) {
  191. if (ctrl & TXBUF_UNDERRUN)
  192. printf("%s: TX underrun\n", netdev->name);
  193. if (ctrl & TXBUF_EXHAUSTED)
  194. printf("%s: TX buffers exhausted in mid frame\n",
  195. netdev->name);
  196. } else {
  197. printf("%s: TX timeout\n", netdev->name);
  198. }
  199. /* No one cares anyway */
  200. return 0;
  201. }
  202. static void reclaim_rx_buffers(struct macb_device *macb,
  203. unsigned int new_tail)
  204. {
  205. unsigned int i;
  206. i = macb->rx_tail;
  207. while (i > new_tail) {
  208. macb->rx_ring[i].addr &= ~RXADDR_USED;
  209. i++;
  210. if (i > CONFIG_SYS_MACB_RX_RING_SIZE)
  211. i = 0;
  212. }
  213. while (i < new_tail) {
  214. macb->rx_ring[i].addr &= ~RXADDR_USED;
  215. i++;
  216. }
  217. barrier();
  218. macb->rx_tail = new_tail;
  219. }
  220. static int macb_recv(struct eth_device *netdev)
  221. {
  222. struct macb_device *macb = to_macb(netdev);
  223. unsigned int rx_tail = macb->rx_tail;
  224. void *buffer;
  225. int length;
  226. int wrapped = 0;
  227. u32 status;
  228. for (;;) {
  229. if (!(macb->rx_ring[rx_tail].addr & RXADDR_USED))
  230. return -1;
  231. status = macb->rx_ring[rx_tail].ctrl;
  232. if (status & RXBUF_FRAME_START) {
  233. if (rx_tail != macb->rx_tail)
  234. reclaim_rx_buffers(macb, rx_tail);
  235. wrapped = 0;
  236. }
  237. if (status & RXBUF_FRAME_END) {
  238. buffer = macb->rx_buffer + 128 * macb->rx_tail;
  239. length = status & RXBUF_FRMLEN_MASK;
  240. if (wrapped) {
  241. unsigned int headlen, taillen;
  242. headlen = 128 * (CONFIG_SYS_MACB_RX_RING_SIZE
  243. - macb->rx_tail);
  244. taillen = length - headlen;
  245. memcpy((void *)NetRxPackets[0],
  246. buffer, headlen);
  247. memcpy((void *)NetRxPackets[0] + headlen,
  248. macb->rx_buffer, taillen);
  249. buffer = (void *)NetRxPackets[0];
  250. }
  251. NetReceive(buffer, length);
  252. if (++rx_tail >= CONFIG_SYS_MACB_RX_RING_SIZE)
  253. rx_tail = 0;
  254. reclaim_rx_buffers(macb, rx_tail);
  255. } else {
  256. if (++rx_tail >= CONFIG_SYS_MACB_RX_RING_SIZE) {
  257. wrapped = 1;
  258. rx_tail = 0;
  259. }
  260. }
  261. barrier();
  262. }
  263. return 0;
  264. }
  265. static void macb_phy_reset(struct macb_device *macb)
  266. {
  267. struct eth_device *netdev = &macb->netdev;
  268. int i;
  269. u16 status, adv;
  270. adv = ADVERTISE_CSMA | ADVERTISE_ALL;
  271. macb_mdio_write(macb, MII_ADVERTISE, adv);
  272. printf("%s: Starting autonegotiation...\n", netdev->name);
  273. macb_mdio_write(macb, MII_BMCR, (BMCR_ANENABLE
  274. | BMCR_ANRESTART));
  275. for (i = 0; i < CONFIG_SYS_MACB_AUTONEG_TIMEOUT / 100; i++) {
  276. status = macb_mdio_read(macb, MII_BMSR);
  277. if (status & BMSR_ANEGCOMPLETE)
  278. break;
  279. udelay(100);
  280. }
  281. if (status & BMSR_ANEGCOMPLETE)
  282. printf("%s: Autonegotiation complete\n", netdev->name);
  283. else
  284. printf("%s: Autonegotiation timed out (status=0x%04x)\n",
  285. netdev->name, status);
  286. }
  287. #ifdef CONFIG_MACB_SEARCH_PHY
  288. static int macb_phy_find(struct macb_device *macb)
  289. {
  290. int i;
  291. u16 phy_id;
  292. /* Search for PHY... */
  293. for (i = 0; i < 32; i++) {
  294. macb->phy_addr = i;
  295. phy_id = macb_mdio_read(macb, MII_PHYSID1);
  296. if (phy_id != 0xffff) {
  297. printf("%s: PHY present at %d\n", macb->netdev.name, i);
  298. return 1;
  299. }
  300. }
  301. /* PHY isn't up to snuff */
  302. printf("%s: PHY not found\n", macb->netdev.name);
  303. return 0;
  304. }
  305. #endif /* CONFIG_MACB_SEARCH_PHY */
  306. static int macb_phy_init(struct macb_device *macb)
  307. {
  308. struct eth_device *netdev = &macb->netdev;
  309. u32 ncfgr;
  310. u16 phy_id, status, adv, lpa;
  311. int media, speed, duplex;
  312. int i;
  313. #ifdef CONFIG_MACB_SEARCH_PHY
  314. /* Auto-detect phy_addr */
  315. if (!macb_phy_find(macb)) {
  316. return 0;
  317. }
  318. #endif /* CONFIG_MACB_SEARCH_PHY */
  319. /* Check if the PHY is up to snuff... */
  320. phy_id = macb_mdio_read(macb, MII_PHYSID1);
  321. if (phy_id == 0xffff) {
  322. printf("%s: No PHY present\n", netdev->name);
  323. return 0;
  324. }
  325. status = macb_mdio_read(macb, MII_BMSR);
  326. if (!(status & BMSR_LSTATUS)) {
  327. /* Try to re-negotiate if we don't have link already. */
  328. macb_phy_reset(macb);
  329. for (i = 0; i < CONFIG_SYS_MACB_AUTONEG_TIMEOUT / 100; i++) {
  330. status = macb_mdio_read(macb, MII_BMSR);
  331. if (status & BMSR_LSTATUS)
  332. break;
  333. udelay(100);
  334. }
  335. }
  336. if (!(status & BMSR_LSTATUS)) {
  337. printf("%s: link down (status: 0x%04x)\n",
  338. netdev->name, status);
  339. return 0;
  340. } else {
  341. adv = macb_mdio_read(macb, MII_ADVERTISE);
  342. lpa = macb_mdio_read(macb, MII_LPA);
  343. media = mii_nway_result(lpa & adv);
  344. speed = (media & (ADVERTISE_100FULL | ADVERTISE_100HALF)
  345. ? 1 : 0);
  346. duplex = (media & ADVERTISE_FULL) ? 1 : 0;
  347. printf("%s: link up, %sMbps %s-duplex (lpa: 0x%04x)\n",
  348. netdev->name,
  349. speed ? "100" : "10",
  350. duplex ? "full" : "half",
  351. lpa);
  352. ncfgr = macb_readl(macb, NCFGR);
  353. ncfgr &= ~(MACB_BIT(SPD) | MACB_BIT(FD));
  354. if (speed)
  355. ncfgr |= MACB_BIT(SPD);
  356. if (duplex)
  357. ncfgr |= MACB_BIT(FD);
  358. macb_writel(macb, NCFGR, ncfgr);
  359. return 1;
  360. }
  361. }
  362. static int macb_init(struct eth_device *netdev, bd_t *bd)
  363. {
  364. struct macb_device *macb = to_macb(netdev);
  365. unsigned long paddr;
  366. int i;
  367. /*
  368. * macb_halt should have been called at some point before now,
  369. * so we'll assume the controller is idle.
  370. */
  371. /* initialize DMA descriptors */
  372. paddr = macb->rx_buffer_dma;
  373. for (i = 0; i < CONFIG_SYS_MACB_RX_RING_SIZE; i++) {
  374. if (i == (CONFIG_SYS_MACB_RX_RING_SIZE - 1))
  375. paddr |= RXADDR_WRAP;
  376. macb->rx_ring[i].addr = paddr;
  377. macb->rx_ring[i].ctrl = 0;
  378. paddr += 128;
  379. }
  380. for (i = 0; i < CONFIG_SYS_MACB_TX_RING_SIZE; i++) {
  381. macb->tx_ring[i].addr = 0;
  382. if (i == (CONFIG_SYS_MACB_TX_RING_SIZE - 1))
  383. macb->tx_ring[i].ctrl = TXBUF_USED | TXBUF_WRAP;
  384. else
  385. macb->tx_ring[i].ctrl = TXBUF_USED;
  386. }
  387. macb->rx_tail = macb->tx_head = macb->tx_tail = 0;
  388. macb_writel(macb, RBQP, macb->rx_ring_dma);
  389. macb_writel(macb, TBQP, macb->tx_ring_dma);
  390. /* choose RMII or MII mode. This depends on the board */
  391. #ifdef CONFIG_RMII
  392. #if defined(CONFIG_AT91CAP9) || defined(CONFIG_AT91SAM9260) || \
  393. defined(CONFIG_AT91SAM9263) || defined(CONFIG_AT91SAM9G20) || \
  394. defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9M10G45) || \
  395. defined(CONFIG_AT91SAM9XE) || defined(CONFIG_AT91SAM9X5)
  396. macb_writel(macb, USRIO, MACB_BIT(RMII) | MACB_BIT(CLKEN));
  397. #else
  398. macb_writel(macb, USRIO, 0);
  399. #endif
  400. #else
  401. #if defined(CONFIG_AT91CAP9) || defined(CONFIG_AT91SAM9260) || \
  402. defined(CONFIG_AT91SAM9263) || defined(CONFIG_AT91SAM9G20) || \
  403. defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9M10G45) || \
  404. defined(CONFIG_AT91SAM9XE) || defined(CONFIG_AT91SAM9X5)
  405. macb_writel(macb, USRIO, MACB_BIT(CLKEN));
  406. #else
  407. macb_writel(macb, USRIO, MACB_BIT(MII));
  408. #endif
  409. #endif /* CONFIG_RMII */
  410. if (!macb_phy_init(macb))
  411. return -1;
  412. /* Enable TX and RX */
  413. macb_writel(macb, NCR, MACB_BIT(TE) | MACB_BIT(RE));
  414. return 0;
  415. }
  416. static void macb_halt(struct eth_device *netdev)
  417. {
  418. struct macb_device *macb = to_macb(netdev);
  419. u32 ncr, tsr;
  420. /* Halt the controller and wait for any ongoing transmission to end. */
  421. ncr = macb_readl(macb, NCR);
  422. ncr |= MACB_BIT(THALT);
  423. macb_writel(macb, NCR, ncr);
  424. do {
  425. tsr = macb_readl(macb, TSR);
  426. } while (tsr & MACB_BIT(TGO));
  427. /* Disable TX and RX, and clear statistics */
  428. macb_writel(macb, NCR, MACB_BIT(CLRSTAT));
  429. }
  430. static int macb_write_hwaddr(struct eth_device *dev)
  431. {
  432. struct macb_device *macb = to_macb(dev);
  433. u32 hwaddr_bottom;
  434. u16 hwaddr_top;
  435. /* set hardware address */
  436. hwaddr_bottom = dev->enetaddr[0] | dev->enetaddr[1] << 8 |
  437. dev->enetaddr[2] << 16 | dev->enetaddr[3] << 24;
  438. macb_writel(macb, SA1B, hwaddr_bottom);
  439. hwaddr_top = dev->enetaddr[4] | dev->enetaddr[5] << 8;
  440. macb_writel(macb, SA1T, hwaddr_top);
  441. return 0;
  442. }
  443. int macb_eth_initialize(int id, void *regs, unsigned int phy_addr)
  444. {
  445. struct macb_device *macb;
  446. struct eth_device *netdev;
  447. unsigned long macb_hz;
  448. u32 ncfgr;
  449. macb = malloc(sizeof(struct macb_device));
  450. if (!macb) {
  451. printf("Error: Failed to allocate memory for MACB%d\n", id);
  452. return -1;
  453. }
  454. memset(macb, 0, sizeof(struct macb_device));
  455. netdev = &macb->netdev;
  456. macb->rx_buffer = dma_alloc_coherent(CONFIG_SYS_MACB_RX_BUFFER_SIZE,
  457. &macb->rx_buffer_dma);
  458. macb->rx_ring = dma_alloc_coherent(CONFIG_SYS_MACB_RX_RING_SIZE
  459. * sizeof(struct macb_dma_desc),
  460. &macb->rx_ring_dma);
  461. macb->tx_ring = dma_alloc_coherent(CONFIG_SYS_MACB_TX_RING_SIZE
  462. * sizeof(struct macb_dma_desc),
  463. &macb->tx_ring_dma);
  464. macb->regs = regs;
  465. macb->phy_addr = phy_addr;
  466. sprintf(netdev->name, "macb%d", id);
  467. netdev->init = macb_init;
  468. netdev->halt = macb_halt;
  469. netdev->send = macb_send;
  470. netdev->recv = macb_recv;
  471. netdev->write_hwaddr = macb_write_hwaddr;
  472. /*
  473. * Do some basic initialization so that we at least can talk
  474. * to the PHY
  475. */
  476. macb_hz = get_macb_pclk_rate(id);
  477. if (macb_hz < 20000000)
  478. ncfgr = MACB_BF(CLK, MACB_CLK_DIV8);
  479. else if (macb_hz < 40000000)
  480. ncfgr = MACB_BF(CLK, MACB_CLK_DIV16);
  481. else if (macb_hz < 80000000)
  482. ncfgr = MACB_BF(CLK, MACB_CLK_DIV32);
  483. else
  484. ncfgr = MACB_BF(CLK, MACB_CLK_DIV64);
  485. macb_writel(macb, NCFGR, ncfgr);
  486. eth_register(netdev);
  487. #if defined(CONFIG_CMD_MII)
  488. miiphy_register(netdev->name, macb_miiphy_read, macb_miiphy_write);
  489. #endif
  490. return 0;
  491. }
  492. #endif