Kconfig 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134
  1. if ARCH_SOCFPGA
  2. config SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION_TYPE
  3. default 0xa2
  4. config TARGET_SOCFPGA_ARRIA5
  5. bool
  6. select TARGET_SOCFPGA_GEN5
  7. config TARGET_SOCFPGA_ARRIA10
  8. bool
  9. select SPL_BOARD_INIT if SPL
  10. select ALTERA_SDRAM
  11. config TARGET_SOCFPGA_CYCLONE5
  12. bool
  13. select TARGET_SOCFPGA_GEN5
  14. config TARGET_SOCFPGA_GEN5
  15. bool
  16. select ALTERA_SDRAM
  17. config TARGET_SOCFPGA_STRATIX10
  18. bool
  19. select ARMV8_MULTIENTRY
  20. select ARMV8_SPIN_TABLE
  21. select ARMV8_SET_SMPEN
  22. choice
  23. prompt "Altera SOCFPGA board select"
  24. optional
  25. config TARGET_SOCFPGA_ARRIA10_SOCDK
  26. bool "Altera SOCFPGA SoCDK (Arria 10)"
  27. select TARGET_SOCFPGA_ARRIA10
  28. config TARGET_SOCFPGA_ARRIA5_SOCDK
  29. bool "Altera SOCFPGA SoCDK (Arria V)"
  30. select TARGET_SOCFPGA_ARRIA5
  31. config TARGET_SOCFPGA_CYCLONE5_SOCDK
  32. bool "Altera SOCFPGA SoCDK (Cyclone V)"
  33. select TARGET_SOCFPGA_CYCLONE5
  34. config TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
  35. bool "Devboards DBM-SoC1 (Cyclone V)"
  36. select TARGET_SOCFPGA_CYCLONE5
  37. config TARGET_SOCFPGA_EBV_SOCRATES
  38. bool "EBV SoCrates (Cyclone V)"
  39. select TARGET_SOCFPGA_CYCLONE5
  40. config TARGET_SOCFPGA_IS1
  41. bool "IS1 (Cyclone V)"
  42. select TARGET_SOCFPGA_CYCLONE5
  43. config TARGET_SOCFPGA_SAMTEC_VINING_FPGA
  44. bool "samtec VIN|ING FPGA (Cyclone V)"
  45. select BOARD_LATE_INIT
  46. select TARGET_SOCFPGA_CYCLONE5
  47. config TARGET_SOCFPGA_SR1500
  48. bool "SR1500 (Cyclone V)"
  49. select TARGET_SOCFPGA_CYCLONE5
  50. config TARGET_SOCFPGA_STRATIX10_SOCDK
  51. bool "Intel SOCFPGA SoCDK (Stratix 10)"
  52. select TARGET_SOCFPGA_STRATIX10
  53. config TARGET_SOCFPGA_TERASIC_DE0_NANO
  54. bool "Terasic DE0-Nano-Atlas (Cyclone V)"
  55. select TARGET_SOCFPGA_CYCLONE5
  56. config TARGET_SOCFPGA_TERASIC_DE10_NANO
  57. bool "Terasic DE10-Nano (Cyclone V)"
  58. select TARGET_SOCFPGA_CYCLONE5
  59. config TARGET_SOCFPGA_TERASIC_DE1_SOC
  60. bool "Terasic DE1-SoC (Cyclone V)"
  61. select TARGET_SOCFPGA_CYCLONE5
  62. config TARGET_SOCFPGA_TERASIC_SOCKIT
  63. bool "Terasic SoCkit (Cyclone V)"
  64. select TARGET_SOCFPGA_CYCLONE5
  65. endchoice
  66. config SYS_BOARD
  67. default "arria5-socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
  68. default "arria10-socdk" if TARGET_SOCFPGA_ARRIA10_SOCDK
  69. default "cyclone5-socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
  70. default "dbm-soc1" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
  71. default "de0-nano-soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
  72. default "de1-soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
  73. default "de10-nano" if TARGET_SOCFPGA_TERASIC_DE10_NANO
  74. default "is1" if TARGET_SOCFPGA_IS1
  75. default "sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
  76. default "socrates" if TARGET_SOCFPGA_EBV_SOCRATES
  77. default "sr1500" if TARGET_SOCFPGA_SR1500
  78. default "stratix10-socdk" if TARGET_SOCFPGA_STRATIX10_SOCDK
  79. default "vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
  80. config SYS_VENDOR
  81. default "altera" if TARGET_SOCFPGA_ARRIA5_SOCDK
  82. default "altera" if TARGET_SOCFPGA_ARRIA10_SOCDK
  83. default "altera" if TARGET_SOCFPGA_CYCLONE5_SOCDK
  84. default "altera" if TARGET_SOCFPGA_STRATIX10_SOCDK
  85. default "devboards" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
  86. default "ebv" if TARGET_SOCFPGA_EBV_SOCRATES
  87. default "samtec" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
  88. default "terasic" if TARGET_SOCFPGA_TERASIC_DE0_NANO
  89. default "terasic" if TARGET_SOCFPGA_TERASIC_DE1_SOC
  90. default "terasic" if TARGET_SOCFPGA_TERASIC_DE10_NANO
  91. default "terasic" if TARGET_SOCFPGA_TERASIC_SOCKIT
  92. config SYS_SOC
  93. default "socfpga"
  94. config SYS_CONFIG_NAME
  95. default "socfpga_arria5_socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
  96. default "socfpga_arria10_socdk" if TARGET_SOCFPGA_ARRIA10_SOCDK
  97. default "socfpga_cyclone5_socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
  98. default "socfpga_dbm_soc1" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
  99. default "socfpga_de0_nano_soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
  100. default "socfpga_de1_soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
  101. default "socfpga_de10_nano" if TARGET_SOCFPGA_TERASIC_DE10_NANO
  102. default "socfpga_is1" if TARGET_SOCFPGA_IS1
  103. default "socfpga_sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
  104. default "socfpga_socrates" if TARGET_SOCFPGA_EBV_SOCRATES
  105. default "socfpga_sr1500" if TARGET_SOCFPGA_SR1500
  106. default "socfpga_stratix10_socdk" if TARGET_SOCFPGA_STRATIX10_SOCDK
  107. default "socfpga_vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
  108. endif