mmc.h 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307
  1. /*
  2. * Copyright 2008,2010 Freescale Semiconductor, Inc
  3. * Andy Fleming
  4. *
  5. * Based (loosely) on the Linux code
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #ifndef _MMC_H_
  26. #define _MMC_H_
  27. #include <linux/list.h>
  28. #define SD_VERSION_SD 0x20000
  29. #define SD_VERSION_2 (SD_VERSION_SD | 0x20)
  30. #define SD_VERSION_1_0 (SD_VERSION_SD | 0x10)
  31. #define SD_VERSION_1_10 (SD_VERSION_SD | 0x1a)
  32. #define MMC_VERSION_MMC 0x10000
  33. #define MMC_VERSION_UNKNOWN (MMC_VERSION_MMC)
  34. #define MMC_VERSION_1_2 (MMC_VERSION_MMC | 0x12)
  35. #define MMC_VERSION_1_4 (MMC_VERSION_MMC | 0x14)
  36. #define MMC_VERSION_2_2 (MMC_VERSION_MMC | 0x22)
  37. #define MMC_VERSION_3 (MMC_VERSION_MMC | 0x30)
  38. #define MMC_VERSION_4 (MMC_VERSION_MMC | 0x40)
  39. #define MMC_MODE_HS 0x001
  40. #define MMC_MODE_HS_52MHz 0x010
  41. #define MMC_MODE_4BIT 0x100
  42. #define MMC_MODE_8BIT 0x200
  43. #define MMC_MODE_SPI 0x400
  44. #define SD_DATA_4BIT 0x00040000
  45. #define IS_SD(x) (x->version & SD_VERSION_SD)
  46. #define MMC_DATA_READ 1
  47. #define MMC_DATA_WRITE 2
  48. #define NO_CARD_ERR -16 /* No SD/MMC card inserted */
  49. #define UNUSABLE_ERR -17 /* Unusable Card */
  50. #define COMM_ERR -18 /* Communications Error */
  51. #define TIMEOUT -19
  52. #define MMC_CMD_GO_IDLE_STATE 0
  53. #define MMC_CMD_SEND_OP_COND 1
  54. #define MMC_CMD_ALL_SEND_CID 2
  55. #define MMC_CMD_SET_RELATIVE_ADDR 3
  56. #define MMC_CMD_SET_DSR 4
  57. #define MMC_CMD_SWITCH 6
  58. #define MMC_CMD_SELECT_CARD 7
  59. #define MMC_CMD_SEND_EXT_CSD 8
  60. #define MMC_CMD_SEND_CSD 9
  61. #define MMC_CMD_SEND_CID 10
  62. #define MMC_CMD_STOP_TRANSMISSION 12
  63. #define MMC_CMD_SEND_STATUS 13
  64. #define MMC_CMD_SET_BLOCKLEN 16
  65. #define MMC_CMD_READ_SINGLE_BLOCK 17
  66. #define MMC_CMD_READ_MULTIPLE_BLOCK 18
  67. #define MMC_CMD_WRITE_SINGLE_BLOCK 24
  68. #define MMC_CMD_WRITE_MULTIPLE_BLOCK 25
  69. #define MMC_CMD_APP_CMD 55
  70. #define MMC_CMD_SPI_READ_OCR 58
  71. #define MMC_CMD_SPI_CRC_ON_OFF 59
  72. #define SD_CMD_SEND_RELATIVE_ADDR 3
  73. #define SD_CMD_SWITCH_FUNC 6
  74. #define SD_CMD_SEND_IF_COND 8
  75. #define SD_CMD_APP_SET_BUS_WIDTH 6
  76. #define SD_CMD_APP_SEND_OP_COND 41
  77. #define SD_CMD_APP_SEND_SCR 51
  78. /* SCR definitions in different words */
  79. #define SD_HIGHSPEED_BUSY 0x00020000
  80. #define SD_HIGHSPEED_SUPPORTED 0x00020000
  81. #define MMC_HS_TIMING 0x00000100
  82. #define MMC_HS_52MHZ 0x2
  83. #define OCR_BUSY 0x80000000
  84. #define OCR_HCS 0x40000000
  85. #define OCR_VOLTAGE_MASK 0x007FFF80
  86. #define OCR_ACCESS_MODE 0x60000000
  87. #define MMC_STATUS_MASK (~0x0206BF7F)
  88. #define MMC_STATUS_RDY_FOR_DATA (1<<8)
  89. #define MMC_STATUS_CURR_STATE (0xf<<9)
  90. #define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */
  91. #define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */
  92. #define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */
  93. #define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */
  94. #define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */
  95. #define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */
  96. #define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */
  97. #define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */
  98. #define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */
  99. #define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */
  100. #define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */
  101. #define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */
  102. #define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */
  103. #define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */
  104. #define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */
  105. #define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */
  106. #define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */
  107. #define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */
  108. #define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte
  109. addressed by index which are
  110. 1 in value field */
  111. #define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte
  112. addressed by index, which are
  113. 1 in value field */
  114. #define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */
  115. #define SD_SWITCH_CHECK 0
  116. #define SD_SWITCH_SWITCH 1
  117. /*
  118. * EXT_CSD fields
  119. */
  120. #define EXT_CSD_BUS_WIDTH 183 /* R/W */
  121. #define EXT_CSD_HS_TIMING 185 /* R/W */
  122. #define EXT_CSD_CARD_TYPE 196 /* RO */
  123. #define EXT_CSD_REV 192 /* RO */
  124. #define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */
  125. /*
  126. * EXT_CSD field definitions
  127. */
  128. #define EXT_CSD_CMD_SET_NORMAL (1<<0)
  129. #define EXT_CSD_CMD_SET_SECURE (1<<1)
  130. #define EXT_CSD_CMD_SET_CPSECURE (1<<2)
  131. #define EXT_CSD_CARD_TYPE_26 (1<<0) /* Card can run at 26MHz */
  132. #define EXT_CSD_CARD_TYPE_52 (1<<1) /* Card can run at 52MHz */
  133. #define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */
  134. #define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */
  135. #define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */
  136. #define R1_ILLEGAL_COMMAND (1 << 22)
  137. #define R1_APP_CMD (1 << 5)
  138. #define MMC_RSP_PRESENT (1 << 0)
  139. #define MMC_RSP_136 (1 << 1) /* 136 bit response */
  140. #define MMC_RSP_CRC (1 << 2) /* expect valid crc */
  141. #define MMC_RSP_BUSY (1 << 3) /* card may send busy */
  142. #define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */
  143. #define MMC_RSP_NONE (0)
  144. #define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
  145. #define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
  146. MMC_RSP_BUSY)
  147. #define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
  148. #define MMC_RSP_R3 (MMC_RSP_PRESENT)
  149. #define MMC_RSP_R4 (MMC_RSP_PRESENT)
  150. #define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
  151. #define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
  152. #define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
  153. struct mmc_cid {
  154. unsigned long psn;
  155. unsigned short oid;
  156. unsigned char mid;
  157. unsigned char prv;
  158. unsigned char mdt;
  159. char pnm[7];
  160. };
  161. /*
  162. * WARNING!
  163. *
  164. * This structure is used by atmel_mci.c only.
  165. * It works for the AVR32 architecture but NOT
  166. * for ARM/AT91 architectures.
  167. * Its use is highly depreciated.
  168. * After the atmel_mci.c driver for AVR32 has
  169. * been replaced this structure will be removed.
  170. */
  171. struct mmc_csd
  172. {
  173. u8 csd_structure:2,
  174. spec_vers:4,
  175. rsvd1:2;
  176. u8 taac;
  177. u8 nsac;
  178. u8 tran_speed;
  179. u16 ccc:12,
  180. read_bl_len:4;
  181. u64 read_bl_partial:1,
  182. write_blk_misalign:1,
  183. read_blk_misalign:1,
  184. dsr_imp:1,
  185. rsvd2:2,
  186. c_size:12,
  187. vdd_r_curr_min:3,
  188. vdd_r_curr_max:3,
  189. vdd_w_curr_min:3,
  190. vdd_w_curr_max:3,
  191. c_size_mult:3,
  192. sector_size:5,
  193. erase_grp_size:5,
  194. wp_grp_size:5,
  195. wp_grp_enable:1,
  196. default_ecc:2,
  197. r2w_factor:3,
  198. write_bl_len:4,
  199. write_bl_partial:1,
  200. rsvd3:5;
  201. u8 file_format_grp:1,
  202. copy:1,
  203. perm_write_protect:1,
  204. tmp_write_protect:1,
  205. file_format:2,
  206. ecc:2;
  207. u8 crc:7;
  208. u8 one:1;
  209. };
  210. struct mmc_cmd {
  211. ushort cmdidx;
  212. uint resp_type;
  213. uint cmdarg;
  214. uint response[4];
  215. uint flags;
  216. };
  217. struct mmc_data {
  218. union {
  219. char *dest;
  220. const char *src; /* src buffers don't get written to */
  221. };
  222. uint flags;
  223. uint blocks;
  224. uint blocksize;
  225. };
  226. struct mmc {
  227. struct list_head link;
  228. char name[32];
  229. void *priv;
  230. uint voltages;
  231. uint version;
  232. uint f_min;
  233. uint f_max;
  234. int high_capacity;
  235. uint bus_width;
  236. uint clock;
  237. uint card_caps;
  238. uint host_caps;
  239. uint ocr;
  240. uint scr[2];
  241. uint csd[4];
  242. uint cid[4];
  243. ushort rca;
  244. uint tran_speed;
  245. uint read_bl_len;
  246. uint write_bl_len;
  247. u64 capacity;
  248. block_dev_desc_t block_dev;
  249. int (*send_cmd)(struct mmc *mmc,
  250. struct mmc_cmd *cmd, struct mmc_data *data);
  251. void (*set_ios)(struct mmc *mmc);
  252. int (*init)(struct mmc *mmc);
  253. uint b_max;
  254. };
  255. int mmc_register(struct mmc *mmc);
  256. int mmc_initialize(bd_t *bis);
  257. int mmc_init(struct mmc *mmc);
  258. int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
  259. void mmc_set_clock(struct mmc *mmc, uint clock);
  260. struct mmc *find_mmc_device(int dev_num);
  261. int mmc_set_dev(int dev_num);
  262. void print_mmc_devices(char separator);
  263. int board_mmc_getcd(u8 *cd, struct mmc *mmc);
  264. #ifdef CONFIG_GENERIC_MMC
  265. int atmel_mci_init(void *regs);
  266. #define mmc_host_is_spi(mmc) ((mmc)->host_caps & MMC_MODE_SPI)
  267. struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode);
  268. #else
  269. int mmc_legacy_init(int verbose);
  270. #endif
  271. #endif /* _MMC_H_ */