start.S 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440
  1. /*
  2. * armboot - Startup Code for ARM926EJS CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <config.h>
  33. #include <common.h>
  34. #include <version.h>
  35. #if defined(CONFIG_OMAP1610)
  36. #include <./configs/omap1510.h>
  37. #elif defined(CONFIG_OMAP730)
  38. #include <./configs/omap730.h>
  39. #endif
  40. /*
  41. *************************************************************************
  42. *
  43. * Jump vector table as in table 3.1 in [1]
  44. *
  45. *************************************************************************
  46. */
  47. .globl _start
  48. _start:
  49. b reset
  50. #ifdef CONFIG_PRELOADER
  51. /* No exception handlers in preloader */
  52. ldr pc, _hang
  53. ldr pc, _hang
  54. ldr pc, _hang
  55. ldr pc, _hang
  56. ldr pc, _hang
  57. ldr pc, _hang
  58. ldr pc, _hang
  59. _hang:
  60. .word do_hang
  61. /* pad to 64 byte boundary */
  62. .word 0x12345678
  63. .word 0x12345678
  64. .word 0x12345678
  65. .word 0x12345678
  66. .word 0x12345678
  67. .word 0x12345678
  68. .word 0x12345678
  69. #else
  70. ldr pc, _undefined_instruction
  71. ldr pc, _software_interrupt
  72. ldr pc, _prefetch_abort
  73. ldr pc, _data_abort
  74. ldr pc, _not_used
  75. ldr pc, _irq
  76. ldr pc, _fiq
  77. _undefined_instruction:
  78. .word undefined_instruction
  79. _software_interrupt:
  80. .word software_interrupt
  81. _prefetch_abort:
  82. .word prefetch_abort
  83. _data_abort:
  84. .word data_abort
  85. _not_used:
  86. .word not_used
  87. _irq:
  88. .word irq
  89. _fiq:
  90. .word fiq
  91. #endif /* CONFIG_PRELOADER */
  92. .balignl 16,0xdeadbeef
  93. /*
  94. *************************************************************************
  95. *
  96. * Startup Code (reset vector)
  97. *
  98. * do important init only if we don't start from memory!
  99. * setup Memory and board specific bits prior to relocation.
  100. * relocate armboot to ram
  101. * setup stack
  102. *
  103. *************************************************************************
  104. */
  105. _TEXT_BASE:
  106. .word TEXT_BASE
  107. .globl _armboot_start
  108. _armboot_start:
  109. .word _start
  110. /*
  111. * These are defined in the board-specific linker script.
  112. */
  113. .globl _bss_start
  114. _bss_start:
  115. .word __bss_start
  116. .globl _bss_end
  117. _bss_end:
  118. .word _end
  119. #ifdef CONFIG_USE_IRQ
  120. /* IRQ stack memory (calculated at run-time) */
  121. .globl IRQ_STACK_START
  122. IRQ_STACK_START:
  123. .word 0x0badc0de
  124. /* IRQ stack memory (calculated at run-time) */
  125. .globl FIQ_STACK_START
  126. FIQ_STACK_START:
  127. .word 0x0badc0de
  128. #endif
  129. /*
  130. * the actual reset code
  131. */
  132. reset:
  133. /*
  134. * set the cpu to SVC32 mode
  135. */
  136. mrs r0,cpsr
  137. bic r0,r0,#0x1f
  138. orr r0,r0,#0xd3
  139. msr cpsr,r0
  140. /*
  141. * we do sys-critical inits only at reboot,
  142. * not when booting from ram!
  143. */
  144. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  145. bl cpu_init_crit
  146. #endif
  147. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  148. relocate: /* relocate U-Boot to RAM */
  149. adr r0, _start /* r0 <- current position of code */
  150. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  151. cmp r0, r1 /* don't reloc during debug */
  152. beq stack_setup
  153. ldr r2, _armboot_start
  154. ldr r3, _bss_start
  155. sub r2, r3, r2 /* r2 <- size of armboot */
  156. add r2, r0, r2 /* r2 <- source end address */
  157. copy_loop:
  158. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  159. stmia r1!, {r3-r10} /* copy to target address [r1] */
  160. cmp r0, r2 /* until source end addreee [r2] */
  161. ble copy_loop
  162. #endif /* CONFIG_SKIP_RELOCATE_UBOOT */
  163. /* Set up the stack */
  164. stack_setup:
  165. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  166. sub sp, r0, #128 /* leave 32 words for abort-stack */
  167. #ifndef CONFIG_PRELOADER
  168. sub r0, r0, #CONFIG_SYS_MALLOC_LEN /* malloc area */
  169. sub r0, r0, #CONFIG_SYS_GBL_DATA_SIZE /* bdinfo */
  170. #ifdef CONFIG_USE_IRQ
  171. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  172. #endif
  173. #endif /* CONFIG_PRELOADER */
  174. sub sp, r0, #12 /* leave 3 words for abort-stack */
  175. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  176. clear_bss:
  177. ldr r0, _bss_start /* find start of bss segment */
  178. ldr r1, _bss_end /* stop here */
  179. mov r2, #0x00000000 /* clear */
  180. #ifndef CONFIG_PRELOADER
  181. clbss_l:str r2, [r0] /* clear loop... */
  182. add r0, r0, #4
  183. cmp r0, r1
  184. ble clbss_l
  185. bl coloured_LED_init
  186. bl red_LED_on
  187. #endif /* CONFIG_PRELOADER */
  188. ldr pc, _start_armboot
  189. _start_armboot:
  190. #ifdef CONFIG_NAND_SPL
  191. .word nand_boot
  192. #else
  193. .word start_armboot
  194. #endif /* CONFIG_NAND_SPL */
  195. /*
  196. *************************************************************************
  197. *
  198. * CPU_init_critical registers
  199. *
  200. * setup important registers
  201. * setup memory timing
  202. *
  203. *************************************************************************
  204. */
  205. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  206. cpu_init_crit:
  207. /*
  208. * flush v4 I/D caches
  209. */
  210. mov r0, #0
  211. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  212. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  213. /*
  214. * disable MMU stuff and caches
  215. */
  216. mrc p15, 0, r0, c1, c0, 0
  217. bic r0, r0, #0x00002300 /* clear bits 13, 9:8 (--V- --RS) */
  218. bic r0, r0, #0x00000087 /* clear bits 7, 2:0 (B--- -CAM) */
  219. orr r0, r0, #0x00000002 /* set bit 2 (A) Align */
  220. orr r0, r0, #0x00001000 /* set bit 12 (I) I-Cache */
  221. mcr p15, 0, r0, c1, c0, 0
  222. /*
  223. * Go setup Memory and board specific bits prior to relocation.
  224. */
  225. mov ip, lr /* perserve link reg across call */
  226. bl lowlevel_init /* go setup pll,mux,memory */
  227. mov lr, ip /* restore link */
  228. mov pc, lr /* back to my caller */
  229. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  230. #ifndef CONFIG_PRELOADER
  231. /*
  232. *************************************************************************
  233. *
  234. * Interrupt handling
  235. *
  236. *************************************************************************
  237. */
  238. @
  239. @ IRQ stack frame.
  240. @
  241. #define S_FRAME_SIZE 72
  242. #define S_OLD_R0 68
  243. #define S_PSR 64
  244. #define S_PC 60
  245. #define S_LR 56
  246. #define S_SP 52
  247. #define S_IP 48
  248. #define S_FP 44
  249. #define S_R10 40
  250. #define S_R9 36
  251. #define S_R8 32
  252. #define S_R7 28
  253. #define S_R6 24
  254. #define S_R5 20
  255. #define S_R4 16
  256. #define S_R3 12
  257. #define S_R2 8
  258. #define S_R1 4
  259. #define S_R0 0
  260. #define MODE_SVC 0x13
  261. #define I_BIT 0x80
  262. /*
  263. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  264. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  265. */
  266. .macro bad_save_user_regs
  267. @ carve out a frame on current user stack
  268. sub sp, sp, #S_FRAME_SIZE
  269. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  270. ldr r2, _armboot_start
  271. sub r2, r2, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
  272. sub r2, r2, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  273. @ get values for "aborted" pc and cpsr (into parm regs)
  274. ldmia r2, {r2 - r3}
  275. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  276. add r5, sp, #S_SP
  277. mov r1, lr
  278. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  279. mov r0, sp @ save current stack into r0 (param register)
  280. .endm
  281. .macro irq_save_user_regs
  282. sub sp, sp, #S_FRAME_SIZE
  283. stmia sp, {r0 - r12} @ Calling r0-r12
  284. @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  285. add r8, sp, #S_PC
  286. stmdb r8, {sp, lr}^ @ Calling SP, LR
  287. str lr, [r8, #0] @ Save calling PC
  288. mrs r6, spsr
  289. str r6, [r8, #4] @ Save CPSR
  290. str r0, [r8, #8] @ Save OLD_R0
  291. mov r0, sp
  292. .endm
  293. .macro irq_restore_user_regs
  294. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  295. mov r0, r0
  296. ldr lr, [sp, #S_PC] @ Get PC
  297. add sp, sp, #S_FRAME_SIZE
  298. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  299. .endm
  300. .macro get_bad_stack
  301. ldr r13, _armboot_start @ setup our mode stack
  302. sub r13, r13, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
  303. sub r13, r13, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
  304. str lr, [r13] @ save caller lr in position 0 of saved stack
  305. mrs lr, spsr @ get the spsr
  306. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  307. mov r13, #MODE_SVC @ prepare SVC-Mode
  308. @ msr spsr_c, r13
  309. msr spsr, r13 @ switch modes, make sure moves will execute
  310. mov lr, pc @ capture return pc
  311. movs pc, lr @ jump to next instruction & switch modes.
  312. .endm
  313. .macro get_irq_stack @ setup IRQ stack
  314. ldr sp, IRQ_STACK_START
  315. .endm
  316. .macro get_fiq_stack @ setup FIQ stack
  317. ldr sp, FIQ_STACK_START
  318. .endm
  319. #endif /* CONFIG_PRELOADER */
  320. /*
  321. * exception handlers
  322. */
  323. #ifdef CONFIG_PRELOADER
  324. .align 5
  325. do_hang:
  326. ldr sp, _TEXT_BASE /* switch to abort stack */
  327. 1:
  328. bl 1b /* hang and never return */
  329. #else /* !CONFIG_PRELOADER */
  330. .align 5
  331. undefined_instruction:
  332. get_bad_stack
  333. bad_save_user_regs
  334. bl do_undefined_instruction
  335. .align 5
  336. software_interrupt:
  337. get_bad_stack
  338. bad_save_user_regs
  339. bl do_software_interrupt
  340. .align 5
  341. prefetch_abort:
  342. get_bad_stack
  343. bad_save_user_regs
  344. bl do_prefetch_abort
  345. .align 5
  346. data_abort:
  347. get_bad_stack
  348. bad_save_user_regs
  349. bl do_data_abort
  350. .align 5
  351. not_used:
  352. get_bad_stack
  353. bad_save_user_regs
  354. bl do_not_used
  355. #ifdef CONFIG_USE_IRQ
  356. .align 5
  357. irq:
  358. get_irq_stack
  359. irq_save_user_regs
  360. bl do_irq
  361. irq_restore_user_regs
  362. .align 5
  363. fiq:
  364. get_fiq_stack
  365. /* someone ought to write a more effiction fiq_save_user_regs */
  366. irq_save_user_regs
  367. bl do_fiq
  368. irq_restore_user_regs
  369. #else
  370. .align 5
  371. irq:
  372. get_bad_stack
  373. bad_save_user_regs
  374. bl do_irq
  375. .align 5
  376. fiq:
  377. get_bad_stack
  378. bad_save_user_regs
  379. bl do_fiq
  380. #endif
  381. #endif /* CONFIG_PRELOADER */