zynqmp.c 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377
  1. /*
  2. * (C) Copyright 2014 - 2015 Xilinx, Inc.
  3. * Michal Simek <michal.simek@xilinx.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <sata.h>
  9. #include <ahci.h>
  10. #include <scsi.h>
  11. #include <malloc.h>
  12. #include <asm/arch/clk.h>
  13. #include <asm/arch/hardware.h>
  14. #include <asm/arch/sys_proto.h>
  15. #include <asm/io.h>
  16. #include <usb.h>
  17. #include <dwc3-uboot.h>
  18. #include <zynqmppl.h>
  19. #include <i2c.h>
  20. #include <g_dnl.h>
  21. DECLARE_GLOBAL_DATA_PTR;
  22. #if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \
  23. !defined(CONFIG_SPL_BUILD)
  24. static xilinx_desc zynqmppl = XILINX_ZYNQMP_DESC;
  25. static const struct {
  26. u32 id;
  27. char *name;
  28. } zynqmp_devices[] = {
  29. {
  30. .id = 0x10,
  31. .name = "3eg",
  32. },
  33. {
  34. .id = 0x11,
  35. .name = "2eg",
  36. },
  37. {
  38. .id = 0x20,
  39. .name = "5ev",
  40. },
  41. {
  42. .id = 0x21,
  43. .name = "4ev",
  44. },
  45. {
  46. .id = 0x30,
  47. .name = "7ev",
  48. },
  49. {
  50. .id = 0x38,
  51. .name = "9eg",
  52. },
  53. {
  54. .id = 0x39,
  55. .name = "6eg",
  56. },
  57. {
  58. .id = 0x40,
  59. .name = "11eg",
  60. },
  61. {
  62. .id = 0x50,
  63. .name = "15eg",
  64. },
  65. {
  66. .id = 0x58,
  67. .name = "19eg",
  68. },
  69. {
  70. .id = 0x59,
  71. .name = "17eg",
  72. },
  73. };
  74. #endif
  75. int chip_id(unsigned char id)
  76. {
  77. struct pt_regs regs;
  78. int val = -EINVAL;
  79. if (current_el() != 3) {
  80. regs.regs[0] = ZYNQMP_SIP_SVC_CSU_DMA_CHIPID;
  81. regs.regs[1] = 0;
  82. regs.regs[2] = 0;
  83. regs.regs[3] = 0;
  84. smc_call(&regs);
  85. /*
  86. * SMC returns:
  87. * regs[0][31:0] = status of the operation
  88. * regs[0][63:32] = CSU.IDCODE register
  89. * regs[1][31:0] = CSU.version register
  90. */
  91. switch (id) {
  92. case IDCODE:
  93. regs.regs[0] = upper_32_bits(regs.regs[0]);
  94. regs.regs[0] &= ZYNQMP_CSU_IDCODE_DEVICE_CODE_MASK |
  95. ZYNQMP_CSU_IDCODE_SVD_MASK;
  96. regs.regs[0] >>= ZYNQMP_CSU_IDCODE_SVD_SHIFT;
  97. val = regs.regs[0];
  98. break;
  99. case VERSION:
  100. regs.regs[1] = lower_32_bits(regs.regs[1]);
  101. regs.regs[1] &= ZYNQMP_CSU_SILICON_VER_MASK;
  102. val = regs.regs[1];
  103. break;
  104. default:
  105. printf("%s, Invalid Req:0x%x\n", __func__, id);
  106. }
  107. } else {
  108. switch (id) {
  109. case IDCODE:
  110. val = readl(ZYNQMP_CSU_IDCODE_ADDR);
  111. val &= ZYNQMP_CSU_IDCODE_DEVICE_CODE_MASK |
  112. ZYNQMP_CSU_IDCODE_SVD_MASK;
  113. val >>= ZYNQMP_CSU_IDCODE_SVD_SHIFT;
  114. break;
  115. case VERSION:
  116. val = readl(ZYNQMP_CSU_VER_ADDR);
  117. val &= ZYNQMP_CSU_SILICON_VER_MASK;
  118. break;
  119. default:
  120. printf("%s, Invalid Req:0x%x\n", __func__, id);
  121. }
  122. }
  123. return val;
  124. }
  125. #if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \
  126. !defined(CONFIG_SPL_BUILD)
  127. static char *zynqmp_get_silicon_idcode_name(void)
  128. {
  129. u32 i, id;
  130. id = chip_id(IDCODE);
  131. for (i = 0; i < ARRAY_SIZE(zynqmp_devices); i++) {
  132. if (zynqmp_devices[i].id == id)
  133. return zynqmp_devices[i].name;
  134. }
  135. return "unknown";
  136. }
  137. #endif
  138. int board_early_init_f(void)
  139. {
  140. #if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_CLK_ZYNQMP)
  141. zynqmp_pmufw_version();
  142. #endif
  143. #if defined(CONFIG_SPL_BUILD) || defined(CONFIG_ZYNQMP_PSU_INIT_ENABLED)
  144. psu_init();
  145. #endif
  146. return 0;
  147. }
  148. #define ZYNQMP_VERSION_SIZE 9
  149. int board_init(void)
  150. {
  151. printf("EL Level:\tEL%d\n", current_el());
  152. #if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \
  153. !defined(CONFIG_SPL_BUILD) || (defined(CONFIG_SPL_FPGA_SUPPORT) && \
  154. defined(CONFIG_SPL_BUILD))
  155. if (current_el() != 3) {
  156. static char version[ZYNQMP_VERSION_SIZE];
  157. strncat(version, "xczu", 4);
  158. zynqmppl.name = strncat(version,
  159. zynqmp_get_silicon_idcode_name(),
  160. ZYNQMP_VERSION_SIZE - 5);
  161. printf("Chip ID:\t%s\n", zynqmppl.name);
  162. fpga_init();
  163. fpga_add(fpga_xilinx, &zynqmppl);
  164. }
  165. #endif
  166. return 0;
  167. }
  168. int board_early_init_r(void)
  169. {
  170. u32 val;
  171. val = readl(&crlapb_base->timestamp_ref_ctrl);
  172. val &= ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT;
  173. if (current_el() == 3 && !val) {
  174. val = readl(&crlapb_base->timestamp_ref_ctrl);
  175. val |= ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT;
  176. writel(val, &crlapb_base->timestamp_ref_ctrl);
  177. /* Program freq register in System counter */
  178. writel(zynqmp_get_system_timer_freq(),
  179. &iou_scntr_secure->base_frequency_id_register);
  180. /* And enable system counter */
  181. writel(ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN,
  182. &iou_scntr_secure->counter_control_register);
  183. }
  184. return 0;
  185. }
  186. int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
  187. {
  188. #if defined(CONFIG_ZYNQ_GEM_EEPROM_ADDR) && \
  189. defined(CONFIG_ZYNQ_GEM_I2C_MAC_OFFSET) && \
  190. defined(CONFIG_ZYNQ_EEPROM_BUS)
  191. i2c_set_bus_num(CONFIG_ZYNQ_EEPROM_BUS);
  192. if (eeprom_read(CONFIG_ZYNQ_GEM_EEPROM_ADDR,
  193. CONFIG_ZYNQ_GEM_I2C_MAC_OFFSET,
  194. ethaddr, 6))
  195. printf("I2C EEPROM MAC address read failed\n");
  196. #endif
  197. return 0;
  198. }
  199. #if !defined(CONFIG_SYS_SDRAM_BASE) && !defined(CONFIG_SYS_SDRAM_SIZE)
  200. int dram_init_banksize(void)
  201. {
  202. return fdtdec_setup_memory_banksize();
  203. }
  204. int dram_init(void)
  205. {
  206. if (fdtdec_setup_memory_size() != 0)
  207. return -EINVAL;
  208. return 0;
  209. }
  210. #else
  211. int dram_init(void)
  212. {
  213. gd->ram_size = CONFIG_SYS_SDRAM_SIZE;
  214. return 0;
  215. }
  216. #endif
  217. void reset_cpu(ulong addr)
  218. {
  219. }
  220. int board_late_init(void)
  221. {
  222. u32 reg = 0;
  223. u8 bootmode;
  224. const char *mode;
  225. char *new_targets;
  226. if (!(gd->flags & GD_FLG_ENV_DEFAULT)) {
  227. debug("Saved variables - Skipping\n");
  228. return 0;
  229. }
  230. reg = readl(&crlapb_base->boot_mode);
  231. if (reg >> BOOT_MODE_ALT_SHIFT)
  232. reg >>= BOOT_MODE_ALT_SHIFT;
  233. bootmode = reg & BOOT_MODES_MASK;
  234. puts("Bootmode: ");
  235. switch (bootmode) {
  236. case USB_MODE:
  237. puts("USB_MODE\n");
  238. mode = "usb";
  239. break;
  240. case JTAG_MODE:
  241. puts("JTAG_MODE\n");
  242. mode = "pxe dhcp";
  243. break;
  244. case QSPI_MODE_24BIT:
  245. case QSPI_MODE_32BIT:
  246. mode = "qspi0";
  247. puts("QSPI_MODE\n");
  248. break;
  249. case EMMC_MODE:
  250. puts("EMMC_MODE\n");
  251. mode = "mmc0";
  252. break;
  253. case SD_MODE:
  254. puts("SD_MODE\n");
  255. mode = "mmc0";
  256. break;
  257. case SD1_LSHFT_MODE:
  258. puts("LVL_SHFT_");
  259. /* fall through */
  260. case SD_MODE1:
  261. puts("SD_MODE1\n");
  262. #if defined(CONFIG_ZYNQ_SDHCI0) && defined(CONFIG_ZYNQ_SDHCI1)
  263. mode = "mmc1";
  264. #else
  265. mode = "mmc0";
  266. #endif
  267. break;
  268. case NAND_MODE:
  269. puts("NAND_MODE\n");
  270. mode = "nand0";
  271. break;
  272. default:
  273. mode = "";
  274. printf("Invalid Boot Mode:0x%x\n", bootmode);
  275. break;
  276. }
  277. /*
  278. * One terminating char + one byte for space between mode
  279. * and default boot_targets
  280. */
  281. new_targets = calloc(1, strlen(mode) +
  282. strlen(env_get("boot_targets")) + 2);
  283. sprintf(new_targets, "%s %s", mode, env_get("boot_targets"));
  284. env_set("boot_targets", new_targets);
  285. return 0;
  286. }
  287. int checkboard(void)
  288. {
  289. puts("Board: Xilinx ZynqMP\n");
  290. return 0;
  291. }
  292. #ifdef CONFIG_USB_DWC3
  293. static struct dwc3_device dwc3_device_data0 = {
  294. .maximum_speed = USB_SPEED_HIGH,
  295. .base = ZYNQMP_USB0_XHCI_BASEADDR,
  296. .dr_mode = USB_DR_MODE_PERIPHERAL,
  297. .index = 0,
  298. };
  299. static struct dwc3_device dwc3_device_data1 = {
  300. .maximum_speed = USB_SPEED_HIGH,
  301. .base = ZYNQMP_USB1_XHCI_BASEADDR,
  302. .dr_mode = USB_DR_MODE_PERIPHERAL,
  303. .index = 1,
  304. };
  305. int usb_gadget_handle_interrupts(int index)
  306. {
  307. dwc3_uboot_handle_interrupt(index);
  308. return 0;
  309. }
  310. int board_usb_init(int index, enum usb_init_type init)
  311. {
  312. debug("%s: index %x\n", __func__, index);
  313. #if defined(CONFIG_USB_GADGET_DOWNLOAD)
  314. g_dnl_set_serialnumber(CONFIG_SYS_CONFIG_NAME);
  315. #endif
  316. switch (index) {
  317. case 0:
  318. return dwc3_uboot_init(&dwc3_device_data0);
  319. case 1:
  320. return dwc3_uboot_init(&dwc3_device_data1);
  321. };
  322. return -1;
  323. }
  324. int board_usb_cleanup(int index, enum usb_init_type init)
  325. {
  326. dwc3_uboot_exit(index);
  327. return 0;
  328. }
  329. #endif