omap3.h 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256
  1. /*
  2. * (C) Copyright 2006-2008
  3. * Texas Instruments, <www.ti.com>
  4. * Richard Woodruff <r-woodruff2@ti.com>
  5. * Syed Mohammed Khasim <x0khasim@ti.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #ifndef _OMAP3_H_
  26. #define _OMAP3_H_
  27. /* Stuff on L3 Interconnect */
  28. #define SMX_APE_BASE 0x68000000
  29. /* GPMC */
  30. #define OMAP34XX_GPMC_BASE 0x6E000000
  31. /* SMS */
  32. #define OMAP34XX_SMS_BASE 0x6C000000
  33. /* SDRC */
  34. #define OMAP34XX_SDRC_BASE 0x6D000000
  35. /*
  36. * L4 Peripherals - L4 Wakeup and L4 Core now
  37. */
  38. #define OMAP34XX_CORE_L4_IO_BASE 0x48000000
  39. #define OMAP34XX_WAKEUP_L4_IO_BASE 0x48300000
  40. #define OMAP34XX_ID_L4_IO_BASE 0x4830A200
  41. #define OMAP34XX_L4_PER 0x49000000
  42. #define OMAP34XX_L4_IO_BASE OMAP34XX_CORE_L4_IO_BASE
  43. /* DMA4/SDMA */
  44. #define OMAP34XX_DMA4_BASE 0x48056000
  45. /* CONTROL */
  46. #define OMAP34XX_CTRL_BASE (OMAP34XX_L4_IO_BASE + 0x2000)
  47. #ifndef __ASSEMBLY__
  48. /* Signal Integrity Parameter Control Registers */
  49. struct control_prog_io {
  50. unsigned char res[0x408];
  51. unsigned int io2; /* 0x408 */
  52. unsigned char res2[0x38];
  53. unsigned int io0; /* 0x444 */
  54. unsigned int io1; /* 0x448 */
  55. };
  56. #endif /* __ASSEMBLY__ */
  57. /* Bit definition for CONTROL_PROG_IO1 */
  58. #define PRG_I2C2_PULLUPRESX 0x00000001
  59. /* UART */
  60. #define OMAP34XX_UART1 (OMAP34XX_L4_IO_BASE + 0x6a000)
  61. #define OMAP34XX_UART2 (OMAP34XX_L4_IO_BASE + 0x6c000)
  62. #define OMAP34XX_UART3 (OMAP34XX_L4_PER + 0x20000)
  63. /* General Purpose Timers */
  64. #define OMAP34XX_GPT1 0x48318000
  65. #define OMAP34XX_GPT2 0x49032000
  66. #define OMAP34XX_GPT3 0x49034000
  67. #define OMAP34XX_GPT4 0x49036000
  68. #define OMAP34XX_GPT5 0x49038000
  69. #define OMAP34XX_GPT6 0x4903A000
  70. #define OMAP34XX_GPT7 0x4903C000
  71. #define OMAP34XX_GPT8 0x4903E000
  72. #define OMAP34XX_GPT9 0x49040000
  73. #define OMAP34XX_GPT10 0x48086000
  74. #define OMAP34XX_GPT11 0x48088000
  75. #define OMAP34XX_GPT12 0x48304000
  76. /* WatchDog Timers (1 secure, 3 GP) */
  77. #define WD1_BASE 0x4830C000
  78. #define WD2_BASE 0x48314000
  79. #define WD3_BASE 0x49030000
  80. /* 32KTIMER */
  81. #define SYNC_32KTIMER_BASE 0x48320000
  82. #ifndef __ASSEMBLY__
  83. struct s32ktimer {
  84. unsigned char res[0x10];
  85. unsigned int s32k_cr; /* 0x10 */
  86. };
  87. #endif /* __ASSEMBLY__ */
  88. #ifndef __ASSEMBLY__
  89. struct gpio {
  90. unsigned char res1[0x34];
  91. unsigned int oe; /* 0x34 */
  92. unsigned int datain; /* 0x38 */
  93. unsigned char res2[0x54];
  94. unsigned int cleardataout; /* 0x90 */
  95. unsigned int setdataout; /* 0x94 */
  96. };
  97. #endif /* __ASSEMBLY__ */
  98. #define GPIO0 (0x1 << 0)
  99. #define GPIO1 (0x1 << 1)
  100. #define GPIO2 (0x1 << 2)
  101. #define GPIO3 (0x1 << 3)
  102. #define GPIO4 (0x1 << 4)
  103. #define GPIO5 (0x1 << 5)
  104. #define GPIO6 (0x1 << 6)
  105. #define GPIO7 (0x1 << 7)
  106. #define GPIO8 (0x1 << 8)
  107. #define GPIO9 (0x1 << 9)
  108. #define GPIO10 (0x1 << 10)
  109. #define GPIO11 (0x1 << 11)
  110. #define GPIO12 (0x1 << 12)
  111. #define GPIO13 (0x1 << 13)
  112. #define GPIO14 (0x1 << 14)
  113. #define GPIO15 (0x1 << 15)
  114. #define GPIO16 (0x1 << 16)
  115. #define GPIO17 (0x1 << 17)
  116. #define GPIO18 (0x1 << 18)
  117. #define GPIO19 (0x1 << 19)
  118. #define GPIO20 (0x1 << 20)
  119. #define GPIO21 (0x1 << 21)
  120. #define GPIO22 (0x1 << 22)
  121. #define GPIO23 (0x1 << 23)
  122. #define GPIO24 (0x1 << 24)
  123. #define GPIO25 (0x1 << 25)
  124. #define GPIO26 (0x1 << 26)
  125. #define GPIO27 (0x1 << 27)
  126. #define GPIO28 (0x1 << 28)
  127. #define GPIO29 (0x1 << 29)
  128. #define GPIO30 (0x1 << 30)
  129. #define GPIO31 (0x1 << 31)
  130. /* base address for indirect vectors (internal boot mode) */
  131. #define SRAM_OFFSET0 0x40000000
  132. #define SRAM_OFFSET1 0x00200000
  133. #define SRAM_OFFSET2 0x0000F800
  134. #define SRAM_VECT_CODE (SRAM_OFFSET0 | SRAM_OFFSET1 | \
  135. SRAM_OFFSET2)
  136. #define SRAM_CLK_CODE (SRAM_VECT_CODE + 64)
  137. #define OMAP3_PUBLIC_SRAM_BASE 0x40208000 /* Works for GP & EMU */
  138. #define OMAP3_PUBLIC_SRAM_END 0x40210000
  139. #define LOW_LEVEL_SRAM_STACK 0x4020FFFC
  140. /* scratch area - accessible on both EMU and GP */
  141. #define OMAP3_PUBLIC_SRAM_SCRATCH_AREA OMAP3_PUBLIC_SRAM_BASE
  142. #define DEBUG_LED1 149 /* gpio */
  143. #define DEBUG_LED2 150 /* gpio */
  144. #define XDR_POP 5 /* package on package part */
  145. #define SDR_DISCRETE 4 /* 128M memory SDR module */
  146. #define DDR_STACKED 3 /* stacked part on 2422 */
  147. #define DDR_COMBO 2 /* combo part on cpu daughter card */
  148. #define DDR_DISCRETE 1 /* 2x16 parts on daughter card */
  149. #define DDR_100 100 /* type found on most mem d-boards */
  150. #define DDR_111 111 /* some combo parts */
  151. #define DDR_133 133 /* most combo, some mem d-boards */
  152. #define DDR_165 165 /* future parts */
  153. #define CPU_3430 0x3430
  154. /*
  155. * 343x real hardware:
  156. * ES1 = rev 0
  157. *
  158. * ES2 onwards, the value maps to contents of IDCODE register [31:28].
  159. *
  160. * Note : CPU_3XX_ES20 is used in cache.S. Please review before changing.
  161. */
  162. #define CPU_3XX_ES10 0
  163. #define CPU_3XX_ES20 1
  164. #define CPU_3XX_ES21 2
  165. #define CPU_3XX_ES30 3
  166. #define CPU_3XX_ES31 4
  167. #define CPU_3XX_ES312 7
  168. #define CPU_3XX_MAX_REV 8
  169. /*
  170. * 37xx real hardware:
  171. * ES1.0 onwards, the value maps to contents of IDCODE register [31:28].
  172. */
  173. #define CPU_37XX_ES10 0
  174. #define CPU_37XX_ES11 1
  175. #define CPU_37XX_ES12 2
  176. #define CPU_37XX_MAX_REV 3
  177. #define CPU_3XX_ID_SHIFT 28
  178. #define WIDTH_8BIT 0x0000
  179. #define WIDTH_16BIT 0x1000 /* bit pos for 16 bit in gpmc */
  180. /*
  181. * Hawkeye values
  182. */
  183. #define HAWKEYE_OMAP34XX 0xb7ae
  184. #define HAWKEYE_AM35XX 0xb868
  185. #define HAWKEYE_OMAP36XX 0xb891
  186. #define HAWKEYE_SHIFT 12
  187. /*
  188. * Define CPU families
  189. */
  190. #define CPU_OMAP34XX 0x3400 /* OMAP34xx/OMAP35 devices */
  191. #define CPU_AM35XX 0x3500 /* AM35xx devices */
  192. #define CPU_OMAP36XX 0x3600 /* OMAP36xx devices */
  193. /*
  194. * Control status register values corresponding to cpu variants
  195. */
  196. #define OMAP3503 0x5c00
  197. #define OMAP3515 0x1c00
  198. #define OMAP3525 0x4c00
  199. #define OMAP3530 0x0c00
  200. #define AM3505 0x5c00
  201. #define AM3517 0x1c00
  202. #define OMAP3730 0x0c00
  203. /*
  204. * ROM code API related flags
  205. */
  206. #define OMAP3_GP_ROMCODE_API_L2_INVAL 1
  207. #define OMAP3_GP_ROMCODE_API_WRITE_ACR 3
  208. /*
  209. * EMU device PPA HAL related flags
  210. */
  211. #define OMAP3_EMU_HAL_API_L2_INVAL 40
  212. #define OMAP3_EMU_HAL_API_WRITE_ACR 42
  213. #define OMAP3_EMU_HAL_START_HAL_CRITICAL 4
  214. #endif