mxs_i2c.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265
  1. /*
  2. * Freescale i.MX28 I2C Driver
  3. *
  4. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  5. * on behalf of DENX Software Engineering GmbH
  6. *
  7. * Partly based on Linux kernel i2c-mxs.c driver:
  8. * Copyright (C) 2011 Wolfram Sang, Pengutronix e.K.
  9. *
  10. * Which was based on a (non-working) driver which was:
  11. * Copyright (C) 2009-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  12. *
  13. * SPDX-License-Identifier: GPL-2.0+
  14. */
  15. #include <common.h>
  16. #include <malloc.h>
  17. #include <i2c.h>
  18. #include <asm/errno.h>
  19. #include <asm/io.h>
  20. #include <asm/arch/clock.h>
  21. #include <asm/arch/imx-regs.h>
  22. #include <asm/arch/sys_proto.h>
  23. #define MXS_I2C_MAX_TIMEOUT 1000000
  24. static void mxs_i2c_reset(void)
  25. {
  26. struct mxs_i2c_regs *i2c_regs = (struct mxs_i2c_regs *)MXS_I2C0_BASE;
  27. int ret;
  28. int speed = i2c_get_bus_speed();
  29. ret = mxs_reset_block(&i2c_regs->hw_i2c_ctrl0_reg);
  30. if (ret) {
  31. debug("MXS I2C: Block reset timeout\n");
  32. return;
  33. }
  34. writel(I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ | I2C_CTRL1_NO_SLAVE_ACK_IRQ |
  35. I2C_CTRL1_EARLY_TERM_IRQ | I2C_CTRL1_MASTER_LOSS_IRQ |
  36. I2C_CTRL1_SLAVE_STOP_IRQ | I2C_CTRL1_SLAVE_IRQ,
  37. &i2c_regs->hw_i2c_ctrl1_clr);
  38. writel(I2C_QUEUECTRL_PIO_QUEUE_MODE, &i2c_regs->hw_i2c_queuectrl_set);
  39. i2c_set_bus_speed(speed);
  40. }
  41. static void mxs_i2c_setup_read(uint8_t chip, int len)
  42. {
  43. struct mxs_i2c_regs *i2c_regs = (struct mxs_i2c_regs *)MXS_I2C0_BASE;
  44. writel(I2C_QUEUECMD_RETAIN_CLOCK | I2C_QUEUECMD_PRE_SEND_START |
  45. I2C_QUEUECMD_MASTER_MODE | I2C_QUEUECMD_DIRECTION |
  46. (1 << I2C_QUEUECMD_XFER_COUNT_OFFSET),
  47. &i2c_regs->hw_i2c_queuecmd);
  48. writel((chip << 1) | 1, &i2c_regs->hw_i2c_data);
  49. writel(I2C_QUEUECMD_SEND_NAK_ON_LAST | I2C_QUEUECMD_MASTER_MODE |
  50. (len << I2C_QUEUECMD_XFER_COUNT_OFFSET) |
  51. I2C_QUEUECMD_POST_SEND_STOP, &i2c_regs->hw_i2c_queuecmd);
  52. writel(I2C_QUEUECTRL_QUEUE_RUN, &i2c_regs->hw_i2c_queuectrl_set);
  53. }
  54. static void mxs_i2c_write(uchar chip, uint addr, int alen,
  55. uchar *buf, int blen, int stop)
  56. {
  57. struct mxs_i2c_regs *i2c_regs = (struct mxs_i2c_regs *)MXS_I2C0_BASE;
  58. uint32_t data;
  59. int i, remain, off;
  60. if ((alen > 4) || (alen == 0)) {
  61. debug("MXS I2C: Invalid address length\n");
  62. return;
  63. }
  64. if (stop)
  65. stop = I2C_QUEUECMD_POST_SEND_STOP;
  66. writel(I2C_QUEUECMD_PRE_SEND_START |
  67. I2C_QUEUECMD_MASTER_MODE | I2C_QUEUECMD_DIRECTION |
  68. ((blen + alen + 1) << I2C_QUEUECMD_XFER_COUNT_OFFSET) | stop,
  69. &i2c_regs->hw_i2c_queuecmd);
  70. data = (chip << 1) << 24;
  71. for (i = 0; i < alen; i++) {
  72. data >>= 8;
  73. data |= ((char *)&addr)[alen - i - 1] << 24;
  74. if ((i & 3) == 2)
  75. writel(data, &i2c_regs->hw_i2c_data);
  76. }
  77. off = i;
  78. for (; i < off + blen; i++) {
  79. data >>= 8;
  80. data |= buf[i - off] << 24;
  81. if ((i & 3) == 2)
  82. writel(data, &i2c_regs->hw_i2c_data);
  83. }
  84. remain = 24 - ((i & 3) * 8);
  85. if (remain)
  86. writel(data >> remain, &i2c_regs->hw_i2c_data);
  87. writel(I2C_QUEUECTRL_QUEUE_RUN, &i2c_regs->hw_i2c_queuectrl_set);
  88. }
  89. static int mxs_i2c_wait_for_ack(void)
  90. {
  91. struct mxs_i2c_regs *i2c_regs = (struct mxs_i2c_regs *)MXS_I2C0_BASE;
  92. uint32_t tmp;
  93. int timeout = MXS_I2C_MAX_TIMEOUT;
  94. for (;;) {
  95. tmp = readl(&i2c_regs->hw_i2c_ctrl1);
  96. if (tmp & I2C_CTRL1_NO_SLAVE_ACK_IRQ) {
  97. debug("MXS I2C: No slave ACK\n");
  98. goto err;
  99. }
  100. if (tmp & (
  101. I2C_CTRL1_EARLY_TERM_IRQ | I2C_CTRL1_MASTER_LOSS_IRQ |
  102. I2C_CTRL1_SLAVE_STOP_IRQ | I2C_CTRL1_SLAVE_IRQ)) {
  103. debug("MXS I2C: Error (CTRL1 = %08x)\n", tmp);
  104. goto err;
  105. }
  106. if (tmp & I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ)
  107. break;
  108. if (!timeout--) {
  109. debug("MXS I2C: Operation timed out\n");
  110. goto err;
  111. }
  112. udelay(1);
  113. }
  114. return 0;
  115. err:
  116. mxs_i2c_reset();
  117. return 1;
  118. }
  119. int i2c_read(uchar chip, uint addr, int alen, uchar *buffer, int len)
  120. {
  121. struct mxs_i2c_regs *i2c_regs = (struct mxs_i2c_regs *)MXS_I2C0_BASE;
  122. uint32_t tmp = 0;
  123. int ret;
  124. int i;
  125. mxs_i2c_write(chip, addr, alen, NULL, 0, 0);
  126. ret = mxs_i2c_wait_for_ack();
  127. if (ret) {
  128. debug("MXS I2C: Failed writing address\n");
  129. return ret;
  130. }
  131. mxs_i2c_setup_read(chip, len);
  132. ret = mxs_i2c_wait_for_ack();
  133. if (ret) {
  134. debug("MXS I2C: Failed reading address\n");
  135. return ret;
  136. }
  137. for (i = 0; i < len; i++) {
  138. if (!(i & 3)) {
  139. while (readl(&i2c_regs->hw_i2c_queuestat) &
  140. I2C_QUEUESTAT_RD_QUEUE_EMPTY)
  141. ;
  142. tmp = readl(&i2c_regs->hw_i2c_queuedata);
  143. }
  144. buffer[i] = tmp & 0xff;
  145. tmp >>= 8;
  146. }
  147. return 0;
  148. }
  149. int i2c_write(uchar chip, uint addr, int alen, uchar *buffer, int len)
  150. {
  151. int ret;
  152. mxs_i2c_write(chip, addr, alen, buffer, len, 1);
  153. ret = mxs_i2c_wait_for_ack();
  154. if (ret)
  155. debug("MXS I2C: Failed writing address\n");
  156. return ret;
  157. }
  158. int i2c_probe(uchar chip)
  159. {
  160. int ret;
  161. mxs_i2c_write(chip, 0, 1, NULL, 0, 1);
  162. ret = mxs_i2c_wait_for_ack();
  163. mxs_i2c_reset();
  164. return ret;
  165. }
  166. int i2c_set_bus_speed(unsigned int speed)
  167. {
  168. struct mxs_i2c_regs *i2c_regs = (struct mxs_i2c_regs *)MXS_I2C0_BASE;
  169. /*
  170. * The timing derivation algorithm. There is no documentation for this
  171. * algorithm available, it was derived by using the scope and fiddling
  172. * with constants until the result observed on the scope was good enough
  173. * for 20kHz, 50kHz, 100kHz, 200kHz, 300kHz and 400kHz. It should be
  174. * possible to assume the algorithm works for other frequencies as well.
  175. *
  176. * Note it was necessary to cap the frequency on both ends as it's not
  177. * possible to configure completely arbitrary frequency for the I2C bus
  178. * clock.
  179. */
  180. uint32_t clk = mxc_get_clock(MXC_XTAL_CLK);
  181. uint32_t base = ((clk / speed) - 38) / 2;
  182. uint16_t high_count = base + 3;
  183. uint16_t low_count = base - 3;
  184. uint16_t rcv_count = (high_count * 3) / 4;
  185. uint16_t xmit_count = low_count / 4;
  186. if (speed > 540000) {
  187. printf("MXS I2C: Speed too high (%d Hz)\n", speed);
  188. return -EINVAL;
  189. }
  190. if (speed < 12000) {
  191. printf("MXS I2C: Speed too low (%d Hz)\n", speed);
  192. return -EINVAL;
  193. }
  194. writel((high_count << 16) | rcv_count, &i2c_regs->hw_i2c_timing0);
  195. writel((low_count << 16) | xmit_count, &i2c_regs->hw_i2c_timing1);
  196. writel((0x0030 << I2C_TIMING2_BUS_FREE_OFFSET) |
  197. (0x0030 << I2C_TIMING2_LEADIN_COUNT_OFFSET),
  198. &i2c_regs->hw_i2c_timing2);
  199. return 0;
  200. }
  201. unsigned int i2c_get_bus_speed(void)
  202. {
  203. struct mxs_i2c_regs *i2c_regs = (struct mxs_i2c_regs *)MXS_I2C0_BASE;
  204. uint32_t clk = mxc_get_clock(MXC_XTAL_CLK);
  205. uint32_t timing0;
  206. timing0 = readl(&i2c_regs->hw_i2c_timing0);
  207. /*
  208. * This is a reverse version of the algorithm presented in
  209. * i2c_set_bus_speed(). Please refer there for details.
  210. */
  211. return clk / ((((timing0 >> 16) - 3) * 2) + 38);
  212. }
  213. void i2c_init(int speed, int slaveadd)
  214. {
  215. mxs_i2c_reset();
  216. i2c_set_bus_speed(speed);
  217. return;
  218. }