imx31_phycore.h 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167
  1. /*
  2. * (C) Copyright 2004
  3. * Texas Instruments.
  4. * Richard Woodruff <r-woodruff2@ti.com>
  5. * Kshitij Gupta <kshitij@ti.com>
  6. *
  7. * Configuration settings for the phyCORE-i.MX31 board.
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #ifndef __CONFIG_H
  12. #define __CONFIG_H
  13. #include <asm/arch/imx-regs.h>
  14. /* High Level Configuration Options */
  15. #define CONFIG_MX31 /* This is a mx31 */
  16. #define CONFIG_MX31_CLK32 32000
  17. #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
  18. #define CONFIG_SETUP_MEMORY_TAGS
  19. #define CONFIG_INITRD_TAG
  20. /*
  21. * Size of malloc() pool
  22. */
  23. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 512 * 1024)
  24. /*
  25. * Hardware drivers
  26. */
  27. #define CONFIG_SYS_I2C
  28. #define CONFIG_SYS_I2C_MXC
  29. #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
  30. #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
  31. #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
  32. #define CONFIG_SYS_I2C_CLK_OFFSET I2C2_CLK_OFFSET
  33. #define CONFIG_MXC_UART
  34. #define CONFIG_MXC_UART_BASE UART1_BASE
  35. /* allow to overwrite serial and ethaddr */
  36. #define CONFIG_ENV_OVERWRITE
  37. #define CONFIG_CONS_INDEX 1
  38. /***********************************************************
  39. * Command definition
  40. ***********************************************************/
  41. #define MTDPARTS_DEFAULT "mtdparts=physmap-flash.0:128k(uboot)ro," \
  42. "1536k(kernel),-(root)"
  43. #define CONFIG_NETMASK 255.255.255.0
  44. #define CONFIG_IPADDR 192.168.23.168
  45. #define CONFIG_SERVERIP 192.168.23.2
  46. #define CONFIG_EXTRA_ENV_SETTINGS \
  47. "bootargs_base=setenv bootargs console=ttySMX0,115200\0" \
  48. "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs " \
  49. "ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \
  50. "bootargs_flash=setenv bootargs $(bootargs) " \
  51. "root=/dev/mtdblock2 rootfstype=jffs2\0" \
  52. "bootargs_mtd=setenv bootargs $(bootargs) $(mtdparts)\0" \
  53. "bootcmd=run bootcmd_net\0" \
  54. "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs;" \
  55. "tftpboot 0x80000000 $(uimage);bootm\0" \
  56. "bootcmd_flash=run bootargs_base bootargs_mtd bootargs_flash;" \
  57. "bootm 0x80000000\0" \
  58. "unlock=yes\0" \
  59. "mtdparts=" MTDPARTS_DEFAULT "\0" \
  60. "prg_uboot=tftpboot 0x80000000 $(uboot);" \
  61. "protect off 0xa0000000 +0x20000;" \
  62. "erase 0xa0000000 +0x20000;" \
  63. "cp.b 0x80000000 0xa0000000 $(filesize)\0" \
  64. "prg_kernel=tftpboot 0x80000000 $(uimage);" \
  65. "erase 0xa0040000 +0x180000;" \
  66. "cp.b 0x80000000 0xa0040000 $(filesize)\0" \
  67. "prg_jffs2=tftpboot 0x80000000 $(jffs2);" \
  68. "erase 0xa01c0000 0xa1ffffff;" \
  69. "cp.b 0x80000000 0xa01c0000 $(filesize)\0" \
  70. "videomode=video=ctfb:x:240,y:320,depth:16,mode:0," \
  71. "pclk:185925,le:9,ri:17,up:7,lo:10,hs:1,vs:1," \
  72. "sync:1241513985,vmode:0\0"
  73. /*
  74. * Miscellaneous configurable options
  75. */
  76. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  77. #define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */
  78. #define CONFIG_SYS_MEMTEST_END 0x10000
  79. #define CONFIG_SYS_LOAD_ADDR 0 /* default load address */
  80. #define CONFIG_CMDLINE_EDITING
  81. /*
  82. * Physical Memory Map
  83. */
  84. #define CONFIG_NR_DRAM_BANKS 1
  85. #define PHYS_SDRAM_1 0x80000000
  86. #define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
  87. #define CONFIG_SYS_TEXT_BASE 0xA0000000
  88. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  89. #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
  90. #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
  91. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  92. GENERATED_GBL_DATA_SIZE)
  93. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
  94. CONFIG_SYS_GBL_DATA_OFFSET)
  95. /*
  96. * FLASH and environment organization
  97. */
  98. #define CONFIG_SYS_FLASH_BASE 0xa0000000
  99. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max # of memory banks */
  100. #define CONFIG_SYS_MAX_FLASH_SECT 259 /* max # of sectors/chip */
  101. /* Monitor at beginning of flash */
  102. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  103. #define CONFIG_ENV_OFFSET 0x00 /* env. starts here */
  104. #define CONFIG_ENV_SIZE 4096
  105. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
  106. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 5 bits = 32 octets */
  107. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* 10 ms delay */
  108. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* byte addr. lenght */
  109. /*
  110. * CFI FLASH driver setup
  111. */
  112. #define CONFIG_SYS_FLASH_CFI /* Flash memory is CFI compliant */
  113. #define CONFIG_FLASH_CFI_DRIVER /* Use drivers/mtd/cfi_flash.c */
  114. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffered writes (~10x faster) */
  115. #define CONFIG_SYS_FLASH_PROTECTION /* Use hardware sector protection */
  116. /*
  117. * Timeout for Flash Erase and Flash Write
  118. * timeout values are in ticks
  119. */
  120. #define CONFIG_SYS_FLASH_ERASE_TOUT (100*CONFIG_SYS_HZ)
  121. #define CONFIG_SYS_FLASH_WRITE_TOUT (100*CONFIG_SYS_HZ)
  122. /*
  123. * JFFS2 partitions
  124. */
  125. #define CONFIG_JFFS2_DEV "nor0"
  126. /* EET platform additions */
  127. #ifdef CONFIG_TARGET_IMX31_PHYCORE_EET
  128. #define CONFIG_MXC_GPIO
  129. #define CONFIG_HARD_SPI
  130. #define CONFIG_MXC_SPI
  131. #define CONFIG_S6E63D6
  132. #define CONFIG_VIDEO_MX3
  133. #define CONFIG_VIDEO_LOGO
  134. #define CONFIG_SPLASH_SCREEN
  135. #define CONFIG_BMP_16BPP
  136. #endif
  137. #endif /* __CONFIG_H */