sdram.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561
  1. /*
  2. * Copyright (c) 2011 The Chromium OS Authors.
  3. * (C) Copyright 2010,2011
  4. * Graeme Russ, <graeme.russ@gmail.com>
  5. *
  6. * Portions from Coreboot mainboard/google/link/romstage.c
  7. * Copyright (C) 2007-2010 coresystems GmbH
  8. * Copyright (C) 2011 Google Inc.
  9. *
  10. * SPDX-License-Identifier: GPL-2.0
  11. */
  12. #include <common.h>
  13. #include <errno.h>
  14. #include <fdtdec.h>
  15. #include <malloc.h>
  16. #include <net.h>
  17. #include <rtc.h>
  18. #include <spi.h>
  19. #include <spi_flash.h>
  20. #include <syscon.h>
  21. #include <asm/cpu.h>
  22. #include <asm/processor.h>
  23. #include <asm/gpio.h>
  24. #include <asm/global_data.h>
  25. #include <asm/intel_regs.h>
  26. #include <asm/mrccache.h>
  27. #include <asm/mrc_common.h>
  28. #include <asm/mtrr.h>
  29. #include <asm/pci.h>
  30. #include <asm/report_platform.h>
  31. #include <asm/arch/me.h>
  32. #include <asm/arch/pei_data.h>
  33. #include <asm/arch/pch.h>
  34. #include <asm/post.h>
  35. #include <asm/arch/sandybridge.h>
  36. DECLARE_GLOBAL_DATA_PTR;
  37. #define CMOS_OFFSET_MRC_SEED 152
  38. #define CMOS_OFFSET_MRC_SEED_S3 156
  39. #define CMOS_OFFSET_MRC_SEED_CHK 160
  40. ulong board_get_usable_ram_top(ulong total_size)
  41. {
  42. return mrc_common_board_get_usable_ram_top(total_size);
  43. }
  44. void dram_init_banksize(void)
  45. {
  46. mrc_common_dram_init_banksize();
  47. }
  48. static int read_seed_from_cmos(struct pei_data *pei_data)
  49. {
  50. u16 c1, c2, checksum, seed_checksum;
  51. struct udevice *dev;
  52. int ret = 0;
  53. ret = uclass_get_device(UCLASS_RTC, 0, &dev);
  54. if (ret) {
  55. debug("Cannot find RTC: err=%d\n", ret);
  56. return -ENODEV;
  57. }
  58. /*
  59. * Read scrambler seeds from CMOS RAM. We don't want to store them in
  60. * SPI flash since they change on every boot and that would wear down
  61. * the flash too much. So we store these in CMOS and the large MRC
  62. * data in SPI flash.
  63. */
  64. ret = rtc_read32(dev, CMOS_OFFSET_MRC_SEED, &pei_data->scrambler_seed);
  65. if (!ret) {
  66. ret = rtc_read32(dev, CMOS_OFFSET_MRC_SEED_S3,
  67. &pei_data->scrambler_seed_s3);
  68. }
  69. if (ret) {
  70. debug("Failed to read from RTC %s\n", dev->name);
  71. return ret;
  72. }
  73. debug("Read scrambler seed 0x%08x from CMOS 0x%02x\n",
  74. pei_data->scrambler_seed, CMOS_OFFSET_MRC_SEED);
  75. debug("Read S3 scrambler seed 0x%08x from CMOS 0x%02x\n",
  76. pei_data->scrambler_seed_s3, CMOS_OFFSET_MRC_SEED_S3);
  77. /* Compute seed checksum and compare */
  78. c1 = compute_ip_checksum((u8 *)&pei_data->scrambler_seed,
  79. sizeof(u32));
  80. c2 = compute_ip_checksum((u8 *)&pei_data->scrambler_seed_s3,
  81. sizeof(u32));
  82. checksum = add_ip_checksums(sizeof(u32), c1, c2);
  83. seed_checksum = rtc_read8(dev, CMOS_OFFSET_MRC_SEED_CHK);
  84. seed_checksum |= rtc_read8(dev, CMOS_OFFSET_MRC_SEED_CHK + 1) << 8;
  85. if (checksum != seed_checksum) {
  86. debug("%s: invalid seed checksum\n", __func__);
  87. pei_data->scrambler_seed = 0;
  88. pei_data->scrambler_seed_s3 = 0;
  89. return -EINVAL;
  90. }
  91. return 0;
  92. }
  93. static int prepare_mrc_cache(struct pei_data *pei_data)
  94. {
  95. struct mrc_data_container *mrc_cache;
  96. struct mrc_region entry;
  97. int ret;
  98. ret = read_seed_from_cmos(pei_data);
  99. if (ret)
  100. return ret;
  101. ret = mrccache_get_region(NULL, &entry);
  102. if (ret)
  103. return ret;
  104. mrc_cache = mrccache_find_current(&entry);
  105. if (!mrc_cache)
  106. return -ENOENT;
  107. pei_data->mrc_input = mrc_cache->data;
  108. pei_data->mrc_input_len = mrc_cache->data_size;
  109. debug("%s: at %p, size %x checksum %04x\n", __func__,
  110. pei_data->mrc_input, pei_data->mrc_input_len,
  111. mrc_cache->checksum);
  112. return 0;
  113. }
  114. static int write_seeds_to_cmos(struct pei_data *pei_data)
  115. {
  116. u16 c1, c2, checksum;
  117. struct udevice *dev;
  118. int ret = 0;
  119. ret = uclass_get_device(UCLASS_RTC, 0, &dev);
  120. if (ret) {
  121. debug("Cannot find RTC: err=%d\n", ret);
  122. return -ENODEV;
  123. }
  124. /* Save the MRC seed values to CMOS */
  125. rtc_write32(dev, CMOS_OFFSET_MRC_SEED, pei_data->scrambler_seed);
  126. debug("Save scrambler seed 0x%08x to CMOS 0x%02x\n",
  127. pei_data->scrambler_seed, CMOS_OFFSET_MRC_SEED);
  128. rtc_write32(dev, CMOS_OFFSET_MRC_SEED_S3, pei_data->scrambler_seed_s3);
  129. debug("Save s3 scrambler seed 0x%08x to CMOS 0x%02x\n",
  130. pei_data->scrambler_seed_s3, CMOS_OFFSET_MRC_SEED_S3);
  131. /* Save a simple checksum of the seed values */
  132. c1 = compute_ip_checksum((u8 *)&pei_data->scrambler_seed,
  133. sizeof(u32));
  134. c2 = compute_ip_checksum((u8 *)&pei_data->scrambler_seed_s3,
  135. sizeof(u32));
  136. checksum = add_ip_checksums(sizeof(u32), c1, c2);
  137. rtc_write8(dev, CMOS_OFFSET_MRC_SEED_CHK, checksum & 0xff);
  138. rtc_write8(dev, CMOS_OFFSET_MRC_SEED_CHK + 1, (checksum >> 8) & 0xff);
  139. return 0;
  140. }
  141. /* Use this hook to save our SDRAM parameters */
  142. int misc_init_r(void)
  143. {
  144. int ret;
  145. ret = mrccache_save();
  146. if (ret)
  147. printf("Unable to save MRC data: %d\n", ret);
  148. return 0;
  149. }
  150. static void post_system_agent_init(struct udevice *dev, struct udevice *me_dev,
  151. struct pei_data *pei_data)
  152. {
  153. uint16_t done;
  154. /*
  155. * Send ME init done for SandyBridge here. This is done inside the
  156. * SystemAgent binary on IvyBridge
  157. */
  158. dm_pci_read_config16(dev, PCI_DEVICE_ID, &done);
  159. done &= BASE_REV_MASK;
  160. if (BASE_REV_SNB == done)
  161. intel_early_me_init_done(dev, me_dev, ME_INIT_STATUS_SUCCESS);
  162. else
  163. intel_me_status(me_dev);
  164. /* If PCIe init is skipped, set the PEG clock gating */
  165. if (!pei_data->pcie_init)
  166. setbits_le32(MCHBAR_REG(0x7010), 1);
  167. }
  168. static int recovery_mode_enabled(void)
  169. {
  170. return false;
  171. }
  172. static int copy_spd(struct udevice *dev, struct pei_data *peid)
  173. {
  174. const void *data;
  175. int ret;
  176. ret = mrc_locate_spd(dev, sizeof(peid->spd_data[0]), &data);
  177. if (ret) {
  178. debug("%s: Could not locate SPD (ret=%d)\n", __func__, ret);
  179. return ret;
  180. }
  181. memcpy(peid->spd_data[0], data, sizeof(peid->spd_data[0]));
  182. return 0;
  183. }
  184. /**
  185. * sdram_find() - Find available memory
  186. *
  187. * This is a bit complicated since on x86 there are system memory holes all
  188. * over the place. We create a list of available memory blocks
  189. *
  190. * @dev: Northbridge device
  191. */
  192. static int sdram_find(struct udevice *dev)
  193. {
  194. struct memory_info *info = &gd->arch.meminfo;
  195. uint32_t tseg_base, uma_size, tolud;
  196. uint64_t tom, me_base, touud;
  197. uint64_t uma_memory_base = 0;
  198. uint64_t uma_memory_size;
  199. unsigned long long tomk;
  200. uint16_t ggc;
  201. u32 val;
  202. /* Total Memory 2GB example:
  203. *
  204. * 00000000 0000MB-1992MB 1992MB RAM (writeback)
  205. * 7c800000 1992MB-2000MB 8MB TSEG (SMRR)
  206. * 7d000000 2000MB-2002MB 2MB GFX GTT (uncached)
  207. * 7d200000 2002MB-2034MB 32MB GFX UMA (uncached)
  208. * 7f200000 2034MB TOLUD
  209. * 7f800000 2040MB MEBASE
  210. * 7f800000 2040MB-2048MB 8MB ME UMA (uncached)
  211. * 80000000 2048MB TOM
  212. * 100000000 4096MB-4102MB 6MB RAM (writeback)
  213. *
  214. * Total Memory 4GB example:
  215. *
  216. * 00000000 0000MB-2768MB 2768MB RAM (writeback)
  217. * ad000000 2768MB-2776MB 8MB TSEG (SMRR)
  218. * ad800000 2776MB-2778MB 2MB GFX GTT (uncached)
  219. * ada00000 2778MB-2810MB 32MB GFX UMA (uncached)
  220. * afa00000 2810MB TOLUD
  221. * ff800000 4088MB MEBASE
  222. * ff800000 4088MB-4096MB 8MB ME UMA (uncached)
  223. * 100000000 4096MB TOM
  224. * 100000000 4096MB-5374MB 1278MB RAM (writeback)
  225. * 14fe00000 5368MB TOUUD
  226. */
  227. /* Top of Upper Usable DRAM, including remap */
  228. dm_pci_read_config32(dev, TOUUD + 4, &val);
  229. touud = (uint64_t)val << 32;
  230. dm_pci_read_config32(dev, TOUUD, &val);
  231. touud |= val;
  232. /* Top of Lower Usable DRAM */
  233. dm_pci_read_config32(dev, TOLUD, &tolud);
  234. /* Top of Memory - does not account for any UMA */
  235. dm_pci_read_config32(dev, 0xa4, &val);
  236. tom = (uint64_t)val << 32;
  237. dm_pci_read_config32(dev, 0xa0, &val);
  238. tom |= val;
  239. debug("TOUUD %llx TOLUD %08x TOM %llx\n", touud, tolud, tom);
  240. /* ME UMA needs excluding if total memory <4GB */
  241. dm_pci_read_config32(dev, 0x74, &val);
  242. me_base = (uint64_t)val << 32;
  243. dm_pci_read_config32(dev, 0x70, &val);
  244. me_base |= val;
  245. debug("MEBASE %llx\n", me_base);
  246. /* TODO: Get rid of all this shifting by 10 bits */
  247. tomk = tolud >> 10;
  248. if (me_base == tolud) {
  249. /* ME is from MEBASE-TOM */
  250. uma_size = (tom - me_base) >> 10;
  251. /* Increment TOLUD to account for ME as RAM */
  252. tolud += uma_size << 10;
  253. /* UMA starts at old TOLUD */
  254. uma_memory_base = tomk * 1024ULL;
  255. uma_memory_size = uma_size * 1024ULL;
  256. debug("ME UMA base %llx size %uM\n", me_base, uma_size >> 10);
  257. }
  258. /* Graphics memory comes next */
  259. dm_pci_read_config16(dev, GGC, &ggc);
  260. if (!(ggc & 2)) {
  261. debug("IGD decoded, subtracting ");
  262. /* Graphics memory */
  263. uma_size = ((ggc >> 3) & 0x1f) * 32 * 1024ULL;
  264. debug("%uM UMA", uma_size >> 10);
  265. tomk -= uma_size;
  266. uma_memory_base = tomk * 1024ULL;
  267. uma_memory_size += uma_size * 1024ULL;
  268. /* GTT Graphics Stolen Memory Size (GGMS) */
  269. uma_size = ((ggc >> 8) & 0x3) * 1024ULL;
  270. tomk -= uma_size;
  271. uma_memory_base = tomk * 1024ULL;
  272. uma_memory_size += uma_size * 1024ULL;
  273. debug(" and %uM GTT\n", uma_size >> 10);
  274. }
  275. /* Calculate TSEG size from its base which must be below GTT */
  276. dm_pci_read_config32(dev, 0xb8, &tseg_base);
  277. uma_size = (uma_memory_base - tseg_base) >> 10;
  278. tomk -= uma_size;
  279. uma_memory_base = tomk * 1024ULL;
  280. uma_memory_size += uma_size * 1024ULL;
  281. debug("TSEG base 0x%08x size %uM\n", tseg_base, uma_size >> 10);
  282. debug("Available memory below 4GB: %lluM\n", tomk >> 10);
  283. /* Report the memory regions */
  284. mrc_add_memory_area(info, 1 << 20, 2 << 28);
  285. mrc_add_memory_area(info, (2 << 28) + (2 << 20), 4 << 28);
  286. mrc_add_memory_area(info, (4 << 28) + (2 << 20), tseg_base);
  287. mrc_add_memory_area(info, 1ULL << 32, touud);
  288. /* Add MTRRs for memory */
  289. mtrr_add_request(MTRR_TYPE_WRBACK, 0, 2ULL << 30);
  290. mtrr_add_request(MTRR_TYPE_WRBACK, 2ULL << 30, 512 << 20);
  291. mtrr_add_request(MTRR_TYPE_WRBACK, 0xaULL << 28, 256 << 20);
  292. mtrr_add_request(MTRR_TYPE_UNCACHEABLE, tseg_base, 16 << 20);
  293. mtrr_add_request(MTRR_TYPE_UNCACHEABLE, tseg_base + (16 << 20),
  294. 32 << 20);
  295. /*
  296. * If >= 4GB installed then memory from TOLUD to 4GB
  297. * is remapped above TOM, TOUUD will account for both
  298. */
  299. if (touud > (1ULL << 32ULL)) {
  300. debug("Available memory above 4GB: %lluM\n",
  301. (touud >> 20) - 4096);
  302. }
  303. return 0;
  304. }
  305. static void rcba_config(void)
  306. {
  307. /*
  308. * GFX INTA -> PIRQA (MSI)
  309. * D28IP_P3IP WLAN INTA -> PIRQB
  310. * D29IP_E1P EHCI1 INTA -> PIRQD
  311. * D26IP_E2P EHCI2 INTA -> PIRQF
  312. * D31IP_SIP SATA INTA -> PIRQF (MSI)
  313. * D31IP_SMIP SMBUS INTB -> PIRQH
  314. * D31IP_TTIP THRT INTC -> PIRQA
  315. * D27IP_ZIP HDA INTA -> PIRQA (MSI)
  316. *
  317. * TRACKPAD -> PIRQE (Edge Triggered)
  318. * TOUCHSCREEN -> PIRQG (Edge Triggered)
  319. */
  320. /* Device interrupt pin register (board specific) */
  321. writel((INTC << D31IP_TTIP) | (NOINT << D31IP_SIP2) |
  322. (INTB << D31IP_SMIP) | (INTA << D31IP_SIP), RCB_REG(D31IP));
  323. writel(NOINT << D30IP_PIP, RCB_REG(D30IP));
  324. writel(INTA << D29IP_E1P, RCB_REG(D29IP));
  325. writel(INTA << D28IP_P3IP, RCB_REG(D28IP));
  326. writel(INTA << D27IP_ZIP, RCB_REG(D27IP));
  327. writel(INTA << D26IP_E2P, RCB_REG(D26IP));
  328. writel(NOINT << D25IP_LIP, RCB_REG(D25IP));
  329. writel(NOINT << D22IP_MEI1IP, RCB_REG(D22IP));
  330. /* Device interrupt route registers */
  331. writel(DIR_ROUTE(PIRQB, PIRQH, PIRQA, PIRQC), RCB_REG(D31IR));
  332. writel(DIR_ROUTE(PIRQD, PIRQE, PIRQF, PIRQG), RCB_REG(D29IR));
  333. writel(DIR_ROUTE(PIRQB, PIRQC, PIRQD, PIRQE), RCB_REG(D28IR));
  334. writel(DIR_ROUTE(PIRQA, PIRQH, PIRQA, PIRQB), RCB_REG(D27IR));
  335. writel(DIR_ROUTE(PIRQF, PIRQE, PIRQG, PIRQH), RCB_REG(D26IR));
  336. writel(DIR_ROUTE(PIRQA, PIRQB, PIRQC, PIRQD), RCB_REG(D25IR));
  337. writel(DIR_ROUTE(PIRQA, PIRQB, PIRQC, PIRQD), RCB_REG(D22IR));
  338. /* Enable IOAPIC (generic) */
  339. writew(0x0100, RCB_REG(OIC));
  340. /* PCH BWG says to read back the IOAPIC enable register */
  341. (void)readw(RCB_REG(OIC));
  342. /* Disable unused devices (board specific) */
  343. setbits_le32(RCB_REG(FD), PCH_DISABLE_ALWAYS);
  344. }
  345. int dram_init(void)
  346. {
  347. struct pei_data _pei_data __aligned(8) = {
  348. .pei_version = PEI_VERSION,
  349. .mchbar = MCH_BASE_ADDRESS,
  350. .dmibar = DEFAULT_DMIBAR,
  351. .epbar = DEFAULT_EPBAR,
  352. .pciexbar = CONFIG_PCIE_ECAM_BASE,
  353. .smbusbar = SMBUS_IO_BASE,
  354. .wdbbar = 0x4000000,
  355. .wdbsize = 0x1000,
  356. .hpet_address = CONFIG_HPET_ADDRESS,
  357. .rcba = DEFAULT_RCBABASE,
  358. .pmbase = DEFAULT_PMBASE,
  359. .gpiobase = DEFAULT_GPIOBASE,
  360. .thermalbase = 0xfed08000,
  361. .system_type = 0, /* 0 Mobile, 1 Desktop/Server */
  362. .tseg_size = CONFIG_SMM_TSEG_SIZE,
  363. .ts_addresses = { 0x00, 0x00, 0x00, 0x00 },
  364. .ec_present = 1,
  365. .ddr3lv_support = 1,
  366. /*
  367. * 0 = leave channel enabled
  368. * 1 = disable dimm 0 on channel
  369. * 2 = disable dimm 1 on channel
  370. * 3 = disable dimm 0+1 on channel
  371. */
  372. .dimm_channel0_disabled = 2,
  373. .dimm_channel1_disabled = 2,
  374. .max_ddr3_freq = 1600,
  375. .usb_port_config = {
  376. /*
  377. * Empty and onboard Ports 0-7, set to un-used pin
  378. * OC3
  379. */
  380. { 0, 3, 0x0000 }, /* P0= Empty */
  381. { 1, 0, 0x0040 }, /* P1= Left USB 1 (OC0) */
  382. { 1, 1, 0x0040 }, /* P2= Left USB 2 (OC1) */
  383. { 1, 3, 0x0040 }, /* P3= SDCARD (no OC) */
  384. { 0, 3, 0x0000 }, /* P4= Empty */
  385. { 1, 3, 0x0040 }, /* P5= WWAN (no OC) */
  386. { 0, 3, 0x0000 }, /* P6= Empty */
  387. { 0, 3, 0x0000 }, /* P7= Empty */
  388. /*
  389. * Empty and onboard Ports 8-13, set to un-used pin
  390. * OC4
  391. */
  392. { 1, 4, 0x0040 }, /* P8= Camera (no OC) */
  393. { 1, 4, 0x0040 }, /* P9= Bluetooth (no OC) */
  394. { 0, 4, 0x0000 }, /* P10= Empty */
  395. { 0, 4, 0x0000 }, /* P11= Empty */
  396. { 0, 4, 0x0000 }, /* P12= Empty */
  397. { 0, 4, 0x0000 }, /* P13= Empty */
  398. },
  399. };
  400. struct pei_data *pei_data = &_pei_data;
  401. struct udevice *dev, *me_dev;
  402. int ret;
  403. /* We need the pinctrl set up early */
  404. ret = syscon_get_by_driver_data(X86_SYSCON_PINCONF, &dev);
  405. if (ret) {
  406. debug("%s: Could not get pinconf (ret=%d)\n", __func__, ret);
  407. return ret;
  408. }
  409. ret = uclass_first_device_err(UCLASS_NORTHBRIDGE, &dev);
  410. if (ret) {
  411. debug("%s: Could not get northbridge (ret=%d)\n", __func__,
  412. ret);
  413. return ret;
  414. }
  415. ret = syscon_get_by_driver_data(X86_SYSCON_ME, &me_dev);
  416. if (ret) {
  417. debug("%s: Could not get ME (ret=%d)\n", __func__, ret);
  418. return ret;
  419. }
  420. ret = copy_spd(dev, pei_data);
  421. if (ret) {
  422. debug("%s: Could not get SPD (ret=%d)\n", __func__, ret);
  423. return ret;
  424. }
  425. pei_data->boot_mode = gd->arch.pei_boot_mode;
  426. debug("Boot mode %d\n", gd->arch.pei_boot_mode);
  427. debug("mrc_input %p\n", pei_data->mrc_input);
  428. /*
  429. * Do not pass MRC data in for recovery mode boot,
  430. * Always pass it in for S3 resume.
  431. */
  432. if (!recovery_mode_enabled() ||
  433. pei_data->boot_mode == PEI_BOOT_RESUME) {
  434. ret = prepare_mrc_cache(pei_data);
  435. if (ret)
  436. debug("prepare_mrc_cache failed: %d\n", ret);
  437. }
  438. /* If MRC data is not found we cannot continue S3 resume. */
  439. if (pei_data->boot_mode == PEI_BOOT_RESUME && !pei_data->mrc_input) {
  440. debug("Giving up in sdram_initialize: No MRC data\n");
  441. reset_cpu(0);
  442. }
  443. /* Pass console handler in pei_data */
  444. pei_data->tx_byte = sdram_console_tx_byte;
  445. /* Wait for ME to be ready */
  446. ret = intel_early_me_init(me_dev);
  447. if (ret) {
  448. debug("%s: Could not init ME (ret=%d)\n", __func__, ret);
  449. return ret;
  450. }
  451. ret = intel_early_me_uma_size(me_dev);
  452. if (ret < 0) {
  453. debug("%s: Could not get UMA size (ret=%d)\n", __func__, ret);
  454. return ret;
  455. }
  456. ret = mrc_common_init(dev, pei_data, false);
  457. if (ret) {
  458. debug("%s: mrc_common_init() failed (ret=%d)\n", __func__, ret);
  459. return ret;
  460. }
  461. ret = sdram_find(dev);
  462. if (ret) {
  463. debug("%s: sdram_find() failed (ret=%d)\n", __func__, ret);
  464. return ret;
  465. }
  466. gd->ram_size = gd->arch.meminfo.total_32bit_memory;
  467. debug("MRC output data length %#x at %p\n", pei_data->mrc_output_len,
  468. pei_data->mrc_output);
  469. post_system_agent_init(dev, me_dev, pei_data);
  470. report_memory_config();
  471. /* S3 resume: don't save scrambler seed or MRC data */
  472. if (pei_data->boot_mode != PEI_BOOT_RESUME) {
  473. /*
  474. * This will be copied to SDRAM in reserve_arch(), then written
  475. * to SPI flash in mrccache_save()
  476. */
  477. gd->arch.mrc_output = (char *)pei_data->mrc_output;
  478. gd->arch.mrc_output_len = pei_data->mrc_output_len;
  479. ret = write_seeds_to_cmos(pei_data);
  480. if (ret)
  481. debug("Failed to write seeds to CMOS: %d\n", ret);
  482. }
  483. writew(0xCAFE, MCHBAR_REG(SSKPD));
  484. if (ret)
  485. return ret;
  486. rcba_config();
  487. return 0;
  488. }