board.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660
  1. /*
  2. * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
  3. * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
  4. *
  5. * (C) Copyright 2007-2011
  6. * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
  7. * Tom Cubie <tangliang@allwinnertech.com>
  8. *
  9. * Some board init for the Allwinner A10-evb board.
  10. *
  11. * SPDX-License-Identifier: GPL-2.0+
  12. */
  13. #include <common.h>
  14. #include <mmc.h>
  15. #include <axp_pmic.h>
  16. #include <asm/arch/clock.h>
  17. #include <asm/arch/cpu.h>
  18. #include <asm/arch/display.h>
  19. #include <asm/arch/dram.h>
  20. #include <asm/arch/gpio.h>
  21. #include <asm/arch/mmc.h>
  22. #include <asm/arch/usb_phy.h>
  23. #ifndef CONFIG_ARM64
  24. #include <asm/armv7.h>
  25. #endif
  26. #include <asm/gpio.h>
  27. #include <asm/io.h>
  28. #include <nand.h>
  29. #include <net.h>
  30. #include <sy8106a.h>
  31. #if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
  32. /* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */
  33. int soft_i2c_gpio_sda;
  34. int soft_i2c_gpio_scl;
  35. static int soft_i2c_board_init(void)
  36. {
  37. int ret;
  38. soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA);
  39. if (soft_i2c_gpio_sda < 0) {
  40. printf("Error invalid soft i2c sda pin: '%s', err %d\n",
  41. CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda);
  42. return soft_i2c_gpio_sda;
  43. }
  44. ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda");
  45. if (ret) {
  46. printf("Error requesting soft i2c sda pin: '%s', err %d\n",
  47. CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret);
  48. return ret;
  49. }
  50. soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL);
  51. if (soft_i2c_gpio_scl < 0) {
  52. printf("Error invalid soft i2c scl pin: '%s', err %d\n",
  53. CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl);
  54. return soft_i2c_gpio_scl;
  55. }
  56. ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl");
  57. if (ret) {
  58. printf("Error requesting soft i2c scl pin: '%s', err %d\n",
  59. CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret);
  60. return ret;
  61. }
  62. return 0;
  63. }
  64. #else
  65. static int soft_i2c_board_init(void) { return 0; }
  66. #endif
  67. DECLARE_GLOBAL_DATA_PTR;
  68. /* add board specific code here */
  69. int board_init(void)
  70. {
  71. __maybe_unused int id_pfr1, ret;
  72. gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
  73. #ifndef CONFIG_ARM64
  74. asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
  75. debug("id_pfr1: 0x%08x\n", id_pfr1);
  76. /* Generic Timer Extension available? */
  77. if ((id_pfr1 >> CPUID_ARM_GENTIMER_SHIFT) & 0xf) {
  78. uint32_t freq;
  79. debug("Setting CNTFRQ\n");
  80. /*
  81. * CNTFRQ is a secure register, so we will crash if we try to
  82. * write this from the non-secure world (read is OK, though).
  83. * In case some bootcode has already set the correct value,
  84. * we avoid the risk of writing to it.
  85. */
  86. asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r"(freq));
  87. if (freq != CONFIG_TIMER_CLK_FREQ) {
  88. debug("arch timer frequency is %d Hz, should be %d, fixing ...\n",
  89. freq, CONFIG_TIMER_CLK_FREQ);
  90. #ifdef CONFIG_NON_SECURE
  91. printf("arch timer frequency is wrong, but cannot adjust it\n");
  92. #else
  93. asm volatile("mcr p15, 0, %0, c14, c0, 0"
  94. : : "r"(CONFIG_TIMER_CLK_FREQ));
  95. #endif
  96. }
  97. }
  98. #endif /* !CONFIG_ARM64 */
  99. ret = axp_gpio_init();
  100. if (ret)
  101. return ret;
  102. #ifdef CONFIG_SATAPWR
  103. gpio_request(CONFIG_SATAPWR, "satapwr");
  104. gpio_direction_output(CONFIG_SATAPWR, 1);
  105. #endif
  106. #ifdef CONFIG_MACPWR
  107. gpio_request(CONFIG_MACPWR, "macpwr");
  108. gpio_direction_output(CONFIG_MACPWR, 1);
  109. #endif
  110. /* Uses dm gpio code so do this here and not in i2c_init_board() */
  111. return soft_i2c_board_init();
  112. }
  113. int dram_init(void)
  114. {
  115. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE);
  116. return 0;
  117. }
  118. #if defined(CONFIG_NAND_SUNXI) && defined(CONFIG_SPL_BUILD)
  119. static void nand_pinmux_setup(void)
  120. {
  121. unsigned int pin;
  122. for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++)
  123. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
  124. #if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I
  125. for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++)
  126. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
  127. #endif
  128. /* sun4i / sun7i do have a PC23, but it is not used for nand,
  129. * only sun7i has a PC24 */
  130. #ifdef CONFIG_MACH_SUN7I
  131. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND);
  132. #endif
  133. }
  134. static void nand_clock_setup(void)
  135. {
  136. struct sunxi_ccm_reg *const ccm =
  137. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  138. setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0));
  139. #ifdef CONFIG_MACH_SUN9I
  140. setbits_le32(&ccm->ahb_gate1, (1 << AHB_GATE_OFFSET_DMA));
  141. #else
  142. setbits_le32(&ccm->ahb_gate0, (1 << AHB_GATE_OFFSET_DMA));
  143. #endif
  144. setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1);
  145. }
  146. void board_nand_init(void)
  147. {
  148. nand_pinmux_setup();
  149. nand_clock_setup();
  150. }
  151. #endif
  152. #ifdef CONFIG_GENERIC_MMC
  153. static void mmc_pinmux_setup(int sdc)
  154. {
  155. unsigned int pin;
  156. __maybe_unused int pins;
  157. switch (sdc) {
  158. case 0:
  159. /* SDC0: PF0-PF5 */
  160. for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
  161. sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0);
  162. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  163. sunxi_gpio_set_drv(pin, 2);
  164. }
  165. break;
  166. case 1:
  167. pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS);
  168. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
  169. if (pins == SUNXI_GPIO_H) {
  170. /* SDC1: PH22-PH-27 */
  171. for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) {
  172. sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1);
  173. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  174. sunxi_gpio_set_drv(pin, 2);
  175. }
  176. } else {
  177. /* SDC1: PG0-PG5 */
  178. for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
  179. sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1);
  180. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  181. sunxi_gpio_set_drv(pin, 2);
  182. }
  183. }
  184. #elif defined(CONFIG_MACH_SUN5I)
  185. /* SDC1: PG3-PG8 */
  186. for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
  187. sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1);
  188. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  189. sunxi_gpio_set_drv(pin, 2);
  190. }
  191. #elif defined(CONFIG_MACH_SUN6I)
  192. /* SDC1: PG0-PG5 */
  193. for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
  194. sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1);
  195. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  196. sunxi_gpio_set_drv(pin, 2);
  197. }
  198. #elif defined(CONFIG_MACH_SUN8I)
  199. if (pins == SUNXI_GPIO_D) {
  200. /* SDC1: PD2-PD7 */
  201. for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) {
  202. sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1);
  203. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  204. sunxi_gpio_set_drv(pin, 2);
  205. }
  206. } else {
  207. /* SDC1: PG0-PG5 */
  208. for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
  209. sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1);
  210. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  211. sunxi_gpio_set_drv(pin, 2);
  212. }
  213. }
  214. #endif
  215. break;
  216. case 2:
  217. pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS);
  218. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
  219. /* SDC2: PC6-PC11 */
  220. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
  221. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  222. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  223. sunxi_gpio_set_drv(pin, 2);
  224. }
  225. #elif defined(CONFIG_MACH_SUN5I)
  226. if (pins == SUNXI_GPIO_E) {
  227. /* SDC2: PE4-PE9 */
  228. for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) {
  229. sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2);
  230. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  231. sunxi_gpio_set_drv(pin, 2);
  232. }
  233. } else {
  234. /* SDC2: PC6-PC15 */
  235. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  236. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  237. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  238. sunxi_gpio_set_drv(pin, 2);
  239. }
  240. }
  241. #elif defined(CONFIG_MACH_SUN6I)
  242. if (pins == SUNXI_GPIO_A) {
  243. /* SDC2: PA9-PA14 */
  244. for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
  245. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2);
  246. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  247. sunxi_gpio_set_drv(pin, 2);
  248. }
  249. } else {
  250. /* SDC2: PC6-PC15, PC24 */
  251. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  252. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  253. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  254. sunxi_gpio_set_drv(pin, 2);
  255. }
  256. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
  257. sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
  258. sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
  259. }
  260. #elif defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I)
  261. /* SDC2: PC5-PC6, PC8-PC16 */
  262. for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) {
  263. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  264. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  265. sunxi_gpio_set_drv(pin, 2);
  266. }
  267. for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) {
  268. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  269. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  270. sunxi_gpio_set_drv(pin, 2);
  271. }
  272. #endif
  273. break;
  274. case 3:
  275. pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS);
  276. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
  277. /* SDC3: PI4-PI9 */
  278. for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
  279. sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3);
  280. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  281. sunxi_gpio_set_drv(pin, 2);
  282. }
  283. #elif defined(CONFIG_MACH_SUN6I)
  284. if (pins == SUNXI_GPIO_A) {
  285. /* SDC3: PA9-PA14 */
  286. for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
  287. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3);
  288. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  289. sunxi_gpio_set_drv(pin, 2);
  290. }
  291. } else {
  292. /* SDC3: PC6-PC15, PC24 */
  293. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  294. sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3);
  295. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  296. sunxi_gpio_set_drv(pin, 2);
  297. }
  298. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3);
  299. sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
  300. sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
  301. }
  302. #endif
  303. break;
  304. default:
  305. printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
  306. break;
  307. }
  308. }
  309. int board_mmc_init(bd_t *bis)
  310. {
  311. __maybe_unused struct mmc *mmc0, *mmc1;
  312. __maybe_unused char buf[512];
  313. mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
  314. mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
  315. if (!mmc0)
  316. return -1;
  317. #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
  318. mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
  319. mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
  320. if (!mmc1)
  321. return -1;
  322. #endif
  323. #if !defined(CONFIG_SPL_BUILD) && CONFIG_MMC_SUNXI_SLOT_EXTRA == 2
  324. /*
  325. * On systems with an emmc (mmc2), figure out if we are booting from
  326. * the emmc and if we are make it "mmc dev 0" so that boot.scr, etc.
  327. * are searched there first. Note we only do this for u-boot proper,
  328. * not for the SPL, see spl_boot_device().
  329. */
  330. if (!sunxi_mmc_has_egon_boot_signature(mmc0) &&
  331. sunxi_mmc_has_egon_boot_signature(mmc1)) {
  332. /* Booting from emmc / mmc2, swap */
  333. mmc0->block_dev.devnum = 1;
  334. mmc1->block_dev.devnum = 0;
  335. }
  336. #endif
  337. return 0;
  338. }
  339. #endif
  340. void i2c_init_board(void)
  341. {
  342. #ifdef CONFIG_I2C0_ENABLE
  343. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN5I) || defined(CONFIG_MACH_SUN7I)
  344. sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0);
  345. sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0);
  346. clock_twi_onoff(0, 1);
  347. #elif defined(CONFIG_MACH_SUN6I)
  348. sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0);
  349. sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0);
  350. clock_twi_onoff(0, 1);
  351. #elif defined(CONFIG_MACH_SUN8I)
  352. sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0);
  353. sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0);
  354. clock_twi_onoff(0, 1);
  355. #endif
  356. #endif
  357. #ifdef CONFIG_I2C1_ENABLE
  358. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
  359. sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1);
  360. sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1);
  361. clock_twi_onoff(1, 1);
  362. #elif defined(CONFIG_MACH_SUN5I)
  363. sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1);
  364. sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1);
  365. clock_twi_onoff(1, 1);
  366. #elif defined(CONFIG_MACH_SUN6I)
  367. sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1);
  368. sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1);
  369. clock_twi_onoff(1, 1);
  370. #elif defined(CONFIG_MACH_SUN8I)
  371. sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1);
  372. sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1);
  373. clock_twi_onoff(1, 1);
  374. #endif
  375. #endif
  376. #ifdef CONFIG_I2C2_ENABLE
  377. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
  378. sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2);
  379. sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2);
  380. clock_twi_onoff(2, 1);
  381. #elif defined(CONFIG_MACH_SUN5I)
  382. sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2);
  383. sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2);
  384. clock_twi_onoff(2, 1);
  385. #elif defined(CONFIG_MACH_SUN6I)
  386. sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2);
  387. sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2);
  388. clock_twi_onoff(2, 1);
  389. #elif defined(CONFIG_MACH_SUN8I)
  390. sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2);
  391. sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2);
  392. clock_twi_onoff(2, 1);
  393. #endif
  394. #endif
  395. #ifdef CONFIG_I2C3_ENABLE
  396. #if defined(CONFIG_MACH_SUN6I)
  397. sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3);
  398. sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3);
  399. clock_twi_onoff(3, 1);
  400. #elif defined(CONFIG_MACH_SUN7I)
  401. sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3);
  402. sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3);
  403. clock_twi_onoff(3, 1);
  404. #endif
  405. #endif
  406. #ifdef CONFIG_I2C4_ENABLE
  407. #if defined(CONFIG_MACH_SUN7I)
  408. sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4);
  409. sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4);
  410. clock_twi_onoff(4, 1);
  411. #endif
  412. #endif
  413. #ifdef CONFIG_R_I2C_ENABLE
  414. clock_twi_onoff(5, 1);
  415. sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_H3_GPL_R_TWI);
  416. sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_H3_GPL_R_TWI);
  417. #endif
  418. }
  419. #ifdef CONFIG_SPL_BUILD
  420. void sunxi_board_init(void)
  421. {
  422. int power_failed = 0;
  423. unsigned long ramsize;
  424. #ifdef CONFIG_SY8106A_POWER
  425. power_failed = sy8106a_set_vout1(CONFIG_SY8106A_VOUT1_VOLT);
  426. #endif
  427. #if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \
  428. defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  429. defined CONFIG_AXP818_POWER
  430. power_failed = axp_init();
  431. #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  432. defined CONFIG_AXP818_POWER
  433. power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT);
  434. #endif
  435. power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT);
  436. power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT);
  437. #if !defined(CONFIG_AXP209_POWER) && !defined(CONFIG_AXP818_POWER)
  438. power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT);
  439. #endif
  440. #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  441. defined CONFIG_AXP818_POWER
  442. power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT);
  443. #endif
  444. #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  445. defined CONFIG_AXP818_POWER
  446. power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT);
  447. #endif
  448. power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT);
  449. #if !defined(CONFIG_AXP152_POWER)
  450. power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT);
  451. #endif
  452. #ifdef CONFIG_AXP209_POWER
  453. power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT);
  454. #endif
  455. #if defined(CONFIG_AXP221_POWER) || defined(CONFIG_AXP809_POWER) || \
  456. defined(CONFIG_AXP818_POWER)
  457. power_failed |= axp_set_dldo(1, CONFIG_AXP_DLDO1_VOLT);
  458. power_failed |= axp_set_dldo(2, CONFIG_AXP_DLDO2_VOLT);
  459. #if !defined CONFIG_AXP809_POWER
  460. power_failed |= axp_set_dldo(3, CONFIG_AXP_DLDO3_VOLT);
  461. power_failed |= axp_set_dldo(4, CONFIG_AXP_DLDO4_VOLT);
  462. #endif
  463. power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT);
  464. power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT);
  465. power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT);
  466. #endif
  467. #ifdef CONFIG_AXP818_POWER
  468. power_failed |= axp_set_fldo(1, CONFIG_AXP_FLDO1_VOLT);
  469. power_failed |= axp_set_fldo(2, CONFIG_AXP_FLDO2_VOLT);
  470. power_failed |= axp_set_fldo(3, CONFIG_AXP_FLDO3_VOLT);
  471. #endif
  472. #if defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER
  473. power_failed |= axp_set_sw(IS_ENABLED(CONFIG_AXP_SW_ON));
  474. #endif
  475. #endif
  476. printf("DRAM:");
  477. ramsize = sunxi_dram_init();
  478. printf(" %d MiB\n", (int)(ramsize >> 20));
  479. if (!ramsize)
  480. hang();
  481. /*
  482. * Only clock up the CPU to full speed if we are reasonably
  483. * assured it's being powered with suitable core voltage
  484. */
  485. if (!power_failed)
  486. clock_set_pll1(CONFIG_SYS_CLK_FREQ);
  487. else
  488. printf("Failed to set core voltage! Can't set CPU frequency\n");
  489. }
  490. #endif
  491. #ifdef CONFIG_USB_GADGET
  492. int g_dnl_board_usb_cable_connected(void)
  493. {
  494. return sunxi_usb_phy_vbus_detect(0);
  495. }
  496. #endif
  497. #ifdef CONFIG_SERIAL_TAG
  498. void get_board_serial(struct tag_serialnr *serialnr)
  499. {
  500. char *serial_string;
  501. unsigned long long serial;
  502. serial_string = getenv("serial#");
  503. if (serial_string) {
  504. serial = simple_strtoull(serial_string, NULL, 16);
  505. serialnr->high = (unsigned int) (serial >> 32);
  506. serialnr->low = (unsigned int) (serial & 0xffffffff);
  507. } else {
  508. serialnr->high = 0;
  509. serialnr->low = 0;
  510. }
  511. }
  512. #endif
  513. #if !defined(CONFIG_SPL_BUILD)
  514. #include <asm/arch/spl.h>
  515. /*
  516. * Check the SPL header for the "sunxi" variant. If found: parse values
  517. * that might have been passed by the loader ("fel" utility), and update
  518. * the environment accordingly.
  519. */
  520. static void parse_spl_header(const uint32_t spl_addr)
  521. {
  522. struct boot_file_head *spl = (void *)(ulong)spl_addr;
  523. if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) == 0) {
  524. uint8_t spl_header_version = spl->spl_signature[3];
  525. if (spl_header_version == SPL_HEADER_VERSION) {
  526. if (spl->fel_script_address)
  527. setenv_hex("fel_scriptaddr",
  528. spl->fel_script_address);
  529. return;
  530. }
  531. printf("sunxi SPL version mismatch: expected %u, got %u\n",
  532. SPL_HEADER_VERSION, spl_header_version);
  533. }
  534. }
  535. #endif
  536. #ifdef CONFIG_MISC_INIT_R
  537. int misc_init_r(void)
  538. {
  539. char serial_string[17] = { 0 };
  540. unsigned int sid[4];
  541. uint8_t mac_addr[6];
  542. int ret;
  543. #if !defined(CONFIG_SPL_BUILD)
  544. setenv("fel_booted", NULL);
  545. setenv("fel_scriptaddr", NULL);
  546. /* determine if we are running in FEL mode */
  547. if (!is_boot0_magic(SPL_ADDR + 4)) { /* eGON.BT0 */
  548. setenv("fel_booted", "1");
  549. parse_spl_header(SPL_ADDR);
  550. }
  551. #endif
  552. ret = sunxi_get_sid(sid);
  553. if (ret == 0 && sid[0] != 0 && sid[3] != 0) {
  554. if (!getenv("ethaddr")) {
  555. /* Non OUI / registered MAC address */
  556. mac_addr[0] = 0x02;
  557. mac_addr[1] = (sid[0] >> 0) & 0xff;
  558. mac_addr[2] = (sid[3] >> 24) & 0xff;
  559. mac_addr[3] = (sid[3] >> 16) & 0xff;
  560. mac_addr[4] = (sid[3] >> 8) & 0xff;
  561. mac_addr[5] = (sid[3] >> 0) & 0xff;
  562. eth_setenv_enetaddr("ethaddr", mac_addr);
  563. }
  564. if (!getenv("serial#")) {
  565. snprintf(serial_string, sizeof(serial_string),
  566. "%08x%08x", sid[0], sid[3]);
  567. setenv("serial#", serial_string);
  568. }
  569. }
  570. #ifndef CONFIG_MACH_SUN9I
  571. ret = sunxi_usb_phy_probe();
  572. if (ret)
  573. return ret;
  574. #endif
  575. sunxi_musb_board_init();
  576. return 0;
  577. }
  578. #endif
  579. int ft_board_setup(void *blob, bd_t *bd)
  580. {
  581. int __maybe_unused r;
  582. #ifdef CONFIG_VIDEO_DT_SIMPLEFB
  583. r = sunxi_simplefb_setup(blob);
  584. if (r)
  585. return r;
  586. #endif
  587. return 0;
  588. }