cpu.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414
  1. /*
  2. * Copyright (C) 2004-2006 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * CPU specific code for the MPC83xx family.
  24. *
  25. * Derived from the MPC8260 and MPC85xx.
  26. */
  27. #include <common.h>
  28. #include <watchdog.h>
  29. #include <command.h>
  30. #include <mpc83xx.h>
  31. #include <ft_build.h>
  32. #include <asm/processor.h>
  33. DECLARE_GLOBAL_DATA_PTR;
  34. int checkcpu(void)
  35. {
  36. volatile immap_t *immr;
  37. ulong clock = gd->cpu_clk;
  38. u32 pvr = get_pvr();
  39. u32 spridr;
  40. char buf[32];
  41. immr = (immap_t *)CFG_IMMR;
  42. if ((pvr & 0xFFFF0000) != PVR_83xx) {
  43. puts("Not MPC83xx Family!!!\n");
  44. return -1;
  45. }
  46. spridr = immr->sysconf.spridr;
  47. puts("CPU: ");
  48. switch(spridr) {
  49. case SPR_8349E_REV10:
  50. case SPR_8349E_REV11:
  51. case SPR_8349E_REV31:
  52. puts("MPC8349E, ");
  53. break;
  54. case SPR_8349_REV10:
  55. case SPR_8349_REV11:
  56. case SPR_8349_REV31:
  57. puts("MPC8349, ");
  58. break;
  59. case SPR_8347E_REV10_TBGA:
  60. case SPR_8347E_REV11_TBGA:
  61. case SPR_8347E_REV31_TBGA:
  62. case SPR_8347E_REV10_PBGA:
  63. case SPR_8347E_REV11_PBGA:
  64. case SPR_8347E_REV31_PBGA:
  65. puts("MPC8347E, ");
  66. break;
  67. case SPR_8347_REV10_TBGA:
  68. case SPR_8347_REV11_TBGA:
  69. case SPR_8347_REV31_TBGA:
  70. case SPR_8347_REV10_PBGA:
  71. case SPR_8347_REV11_PBGA:
  72. case SPR_8347_REV31_PBGA:
  73. puts("MPC8347, ");
  74. break;
  75. case SPR_8343E_REV10:
  76. case SPR_8343E_REV11:
  77. case SPR_8343E_REV31:
  78. puts("MPC8343E, ");
  79. break;
  80. case SPR_8343_REV10:
  81. case SPR_8343_REV11:
  82. case SPR_8343_REV31:
  83. puts("MPC8343, ");
  84. break;
  85. case SPR_8360E_REV10:
  86. case SPR_8360E_REV11:
  87. case SPR_8360E_REV12:
  88. puts("MPC8360E, ");
  89. break;
  90. case SPR_8360_REV10:
  91. case SPR_8360_REV11:
  92. case SPR_8360_REV12:
  93. puts("MPC8360, ");
  94. break;
  95. case SPR_8323E_REV10:
  96. case SPR_8323E_REV11:
  97. puts("MPC8323E, ");
  98. break;
  99. case SPR_8323_REV10:
  100. case SPR_8323_REV11:
  101. puts("MPC8323, ");
  102. break;
  103. case SPR_8321E_REV10:
  104. case SPR_8321E_REV11:
  105. puts("MPC8321E, ");
  106. break;
  107. case SPR_8321_REV10:
  108. case SPR_8321_REV11:
  109. puts("MPC8321, ");
  110. break;
  111. default:
  112. puts("Rev: Unknown revision number.\nWarning: Unsupported cpu revision!\n");
  113. return 0;
  114. }
  115. #if defined(CONFIG_MPC834X)
  116. /* Multiple revisons of 834x processors may have the same SPRIDR value.
  117. * So use PVR to identify the revision number.
  118. */
  119. printf("Rev: %02x at %s MHz\n", PVR_MAJ(pvr)<<4 | PVR_MIN(pvr), strmhz(buf, clock));
  120. #else
  121. printf("Rev: %02x at %s MHz\n", spridr & 0x0000FFFF, strmhz(buf, clock));
  122. #endif
  123. return 0;
  124. }
  125. /*
  126. * Program a UPM with the code supplied in the table.
  127. *
  128. * The 'dummy' variable is used to increment the MAD. 'dummy' is
  129. * supposed to be a pointer to the memory of the device being
  130. * programmed by the UPM. The data in the MDR is written into
  131. * memory and the MAD is incremented every time there's a read
  132. * from 'dummy'. Unfortunately, the current prototype for this
  133. * function doesn't allow for passing the address of this
  134. * device, and changing the prototype will break a number lots
  135. * of other code, so we need to use a round-about way of finding
  136. * the value for 'dummy'.
  137. *
  138. * The value can be extracted from the base address bits of the
  139. * Base Register (BR) associated with the specific UPM. To find
  140. * that BR, we need to scan all 8 BRs until we find the one that
  141. * has its MSEL bits matching the UPM we want. Once we know the
  142. * right BR, we can extract the base address bits from it.
  143. *
  144. * The MxMR and the BR and OR of the chosen bank should all be
  145. * configured before calling this function.
  146. *
  147. * Parameters:
  148. * upm: 0=UPMA, 1=UPMB, 2=UPMC
  149. * table: Pointer to an array of values to program
  150. * size: Number of elements in the array. Must be 64 or less.
  151. */
  152. void upmconfig (uint upm, uint *table, uint size)
  153. {
  154. #if defined(CONFIG_MPC834X)
  155. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  156. volatile lbus83xx_t *lbus = &immap->lbus;
  157. volatile uchar *dummy = NULL;
  158. const u32 msel = (upm + 4) << BR_MSEL_SHIFT; /* What the MSEL field in BRn should be */
  159. volatile u32 *mxmr = &lbus->mamr + upm; /* Pointer to mamr, mbmr, or mcmr */
  160. uint i;
  161. /* Scan all the banks to determine the base address of the device */
  162. for (i = 0; i < 8; i++) {
  163. if ((lbus->bank[i].br & BR_MSEL) == msel) {
  164. dummy = (uchar *) (lbus->bank[i].br & BR_BA);
  165. break;
  166. }
  167. }
  168. if (!dummy) {
  169. printf("Error: %s() could not find matching BR\n", __FUNCTION__);
  170. hang();
  171. }
  172. /* Set the OP field in the MxMR to "write" and the MAD field to 000000 */
  173. *mxmr = (*mxmr & 0xCFFFFFC0) | 0x10000000;
  174. for (i = 0; i < size; i++) {
  175. lbus->mdr = table[i];
  176. __asm__ __volatile__ ("sync");
  177. *dummy; /* Write the value to memory and increment MAD */
  178. __asm__ __volatile__ ("sync");
  179. }
  180. /* Set the OP field in the MxMR to "normal" and the MAD field to 000000 */
  181. *mxmr &= 0xCFFFFFC0;
  182. #else
  183. printf("Error: %s() not defined for this configuration.\n", __FUNCTION__);
  184. hang();
  185. #endif
  186. }
  187. int
  188. do_reset (cmd_tbl_t * cmdtp, int flag, int argc, char *argv[])
  189. {
  190. ulong msr;
  191. #ifndef MPC83xx_RESET
  192. ulong addr;
  193. #endif
  194. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  195. #ifdef MPC83xx_RESET
  196. /* Interrupts and MMU off */
  197. __asm__ __volatile__ ("mfmsr %0":"=r" (msr):);
  198. msr &= ~( MSR_EE | MSR_IR | MSR_DR);
  199. __asm__ __volatile__ ("mtmsr %0"::"r" (msr));
  200. /* enable Reset Control Reg */
  201. immap->reset.rpr = 0x52535445;
  202. __asm__ __volatile__ ("sync");
  203. __asm__ __volatile__ ("isync");
  204. /* confirm Reset Control Reg is enabled */
  205. while(!((immap->reset.rcer) & RCER_CRE));
  206. printf("Resetting the board.");
  207. printf("\n");
  208. udelay(200);
  209. /* perform reset, only one bit */
  210. immap->reset.rcr = RCR_SWHR;
  211. #else /* ! MPC83xx_RESET */
  212. immap->reset.rmr = RMR_CSRE; /* Checkstop Reset enable */
  213. /* Interrupts and MMU off */
  214. __asm__ __volatile__ ("mfmsr %0":"=r" (msr):);
  215. msr &= ~(MSR_ME | MSR_EE | MSR_IR | MSR_DR);
  216. __asm__ __volatile__ ("mtmsr %0"::"r" (msr));
  217. /*
  218. * Trying to execute the next instruction at a non-existing address
  219. * should cause a machine check, resulting in reset
  220. */
  221. addr = CFG_RESET_ADDRESS;
  222. printf("resetting the board.");
  223. printf("\n");
  224. ((void (*)(void)) addr) ();
  225. #endif /* MPC83xx_RESET */
  226. return 1;
  227. }
  228. /*
  229. * Get timebase clock frequency (like cpu_clk in Hz)
  230. */
  231. unsigned long get_tbclk(void)
  232. {
  233. ulong tbclk;
  234. tbclk = (gd->bus_clk + 3L) / 4L;
  235. return tbclk;
  236. }
  237. #if defined(CONFIG_WATCHDOG)
  238. void watchdog_reset (void)
  239. {
  240. int re_enable = disable_interrupts();
  241. /* Reset the 83xx watchdog */
  242. volatile immap_t *immr = (immap_t *) CFG_IMMR;
  243. immr->wdt.swsrr = 0x556c;
  244. immr->wdt.swsrr = 0xaa39;
  245. if (re_enable)
  246. enable_interrupts ();
  247. }
  248. #endif
  249. #if defined(CONFIG_OF_FLAT_TREE)
  250. void
  251. ft_cpu_setup(void *blob, bd_t *bd)
  252. {
  253. u32 *p;
  254. int len;
  255. ulong clock;
  256. clock = bd->bi_busfreq;
  257. p = ft_get_prop(blob, "/cpus/" OF_CPU "/bus-frequency", &len);
  258. if (p != NULL)
  259. *p = cpu_to_be32(clock);
  260. p = ft_get_prop(blob, "/" OF_SOC "/bus-frequency", &len);
  261. if (p != NULL)
  262. *p = cpu_to_be32(clock);
  263. p = ft_get_prop(blob, "/" OF_SOC "/serial@4500/clock-frequency", &len);
  264. if (p != NULL)
  265. *p = cpu_to_be32(clock);
  266. p = ft_get_prop(blob, "/" OF_SOC "/serial@4600/clock-frequency", &len);
  267. if (p != NULL)
  268. *p = cpu_to_be32(clock);
  269. #ifdef CONFIG_MPC83XX_TSEC1
  270. p = ft_get_prop(blob, "/" OF_SOC "/ethernet@24000/local-mac-address", &len);
  271. if (p != NULL)
  272. memcpy(p, bd->bi_enetaddr, 6);
  273. #endif
  274. #ifdef CONFIG_MPC83XX_TSEC2
  275. p = ft_get_prop(blob, "/" OF_SOC "/ethernet@25000/local-mac-address", &len);
  276. if (p != NULL)
  277. memcpy(p, bd->bi_enet1addr, 6);
  278. #endif
  279. }
  280. #endif
  281. #if defined(CONFIG_DDR_ECC)
  282. void dma_init(void)
  283. {
  284. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  285. volatile dma83xx_t *dma = &immap->dma;
  286. volatile u32 status = swab32(dma->dmasr0);
  287. volatile u32 dmamr0 = swab32(dma->dmamr0);
  288. debug("DMA-init\n");
  289. /* initialize DMASARn, DMADAR and DMAABCRn */
  290. dma->dmadar0 = (u32)0;
  291. dma->dmasar0 = (u32)0;
  292. dma->dmabcr0 = 0;
  293. __asm__ __volatile__ ("sync");
  294. __asm__ __volatile__ ("isync");
  295. /* clear CS bit */
  296. dmamr0 &= ~DMA_CHANNEL_START;
  297. dma->dmamr0 = swab32(dmamr0);
  298. __asm__ __volatile__ ("sync");
  299. __asm__ __volatile__ ("isync");
  300. /* while the channel is busy, spin */
  301. while(status & DMA_CHANNEL_BUSY) {
  302. status = swab32(dma->dmasr0);
  303. }
  304. debug("DMA-init end\n");
  305. }
  306. uint dma_check(void)
  307. {
  308. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  309. volatile dma83xx_t *dma = &immap->dma;
  310. volatile u32 status = swab32(dma->dmasr0);
  311. volatile u32 byte_count = swab32(dma->dmabcr0);
  312. /* while the channel is busy, spin */
  313. while (status & DMA_CHANNEL_BUSY) {
  314. status = swab32(dma->dmasr0);
  315. }
  316. if (status & DMA_CHANNEL_TRANSFER_ERROR) {
  317. printf ("DMA Error: status = %x @ %d\n", status, byte_count);
  318. }
  319. return status;
  320. }
  321. int dma_xfer(void *dest, u32 count, void *src)
  322. {
  323. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  324. volatile dma83xx_t *dma = &immap->dma;
  325. volatile u32 dmamr0;
  326. /* initialize DMASARn, DMADAR and DMAABCRn */
  327. dma->dmadar0 = swab32((u32)dest);
  328. dma->dmasar0 = swab32((u32)src);
  329. dma->dmabcr0 = swab32(count);
  330. __asm__ __volatile__ ("sync");
  331. __asm__ __volatile__ ("isync");
  332. /* init direct transfer, clear CS bit */
  333. dmamr0 = (DMA_CHANNEL_TRANSFER_MODE_DIRECT |
  334. DMA_CHANNEL_SOURCE_ADDRESS_HOLD_8B |
  335. DMA_CHANNEL_SOURCE_ADRESSS_HOLD_EN);
  336. dma->dmamr0 = swab32(dmamr0);
  337. __asm__ __volatile__ ("sync");
  338. __asm__ __volatile__ ("isync");
  339. /* set CS to start DMA transfer */
  340. dmamr0 |= DMA_CHANNEL_START;
  341. dma->dmamr0 = swab32(dmamr0);
  342. __asm__ __volatile__ ("sync");
  343. __asm__ __volatile__ ("isync");
  344. return ((int)dma_check());
  345. }
  346. #endif /*CONFIG_DDR_ECC*/