evb_rv1108.c 1.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C)Copyright 2016 Rockchip Electronics Co., Ltd
  4. * Authors: Andy Yan <andy.yan@rock-chips.com>
  5. */
  6. #include <common.h>
  7. #include <asm/io.h>
  8. #include <fdtdec.h>
  9. #include <asm/arch/grf_rv1108.h>
  10. #include <asm/arch/hardware.h>
  11. DECLARE_GLOBAL_DATA_PTR;
  12. int mach_cpu_init(void)
  13. {
  14. int node;
  15. struct rv1108_grf *grf;
  16. enum {
  17. GPIO3C3_SHIFT = 6,
  18. GPIO3C3_MASK = 3 << GPIO3C3_SHIFT,
  19. GPIO3C2_SHIFT = 4,
  20. GPIO3C2_MASK = 3 << GPIO3C2_SHIFT,
  21. GPIO2D2_SHIFT = 4,
  22. GPIO2D2_MASK = 3 << GPIO2D2_SHIFT,
  23. GPIO2D2_GPIO = 0,
  24. GPIO2D2_UART2_SOUT_M0,
  25. GPIO2D1_SHIFT = 2,
  26. GPIO2D1_MASK = 3 << GPIO2D1_SHIFT,
  27. GPIO2D1_GPIO = 0,
  28. GPIO2D1_UART2_SIN_M0,
  29. };
  30. node = fdt_node_offset_by_compatible(gd->fdt_blob, -1, "rockchip,rv1108-grf");
  31. grf = (struct rv1108_grf *)fdtdec_get_addr(gd->fdt_blob, node, "reg");
  32. /*evb board use UART2 m0 for debug*/
  33. rk_clrsetreg(&grf->gpio2d_iomux,
  34. GPIO2D2_MASK | GPIO2D1_MASK,
  35. GPIO2D2_UART2_SOUT_M0 << GPIO2D2_SHIFT |
  36. GPIO2D1_UART2_SIN_M0 << GPIO2D1_SHIFT);
  37. rk_clrreg(&grf->gpio3c_iomux, GPIO3C3_MASK | GPIO3C2_MASK);
  38. return 0;
  39. }
  40. int board_init(void)
  41. {
  42. return 0;
  43. }
  44. int dram_init(void)
  45. {
  46. gd->ram_size = 0x8000000;
  47. return 0;
  48. }
  49. int dram_init_banksize(void)
  50. {
  51. gd->bd->bi_dram[0].start = 0x60000000;
  52. gd->bd->bi_dram[0].size = 0x8000000;
  53. return 0;
  54. }