alt.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * board/renesas/alt/alt.c
  4. *
  5. * Copyright (C) 2014, 2015 Renesas Electronics Corporation
  6. */
  7. #include <common.h>
  8. #include <malloc.h>
  9. #include <dm.h>
  10. #include <dm/platform_data/serial_sh.h>
  11. #include <environment.h>
  12. #include <asm/processor.h>
  13. #include <asm/mach-types.h>
  14. #include <asm/io.h>
  15. #include <linux/errno.h>
  16. #include <asm/arch/sys_proto.h>
  17. #include <asm/gpio.h>
  18. #include <asm/arch/rmobile.h>
  19. #include <asm/arch/rcar-mstp.h>
  20. #include <asm/arch/mmc.h>
  21. #include <asm/arch/sh_sdhi.h>
  22. #include <netdev.h>
  23. #include <miiphy.h>
  24. #include <i2c.h>
  25. #include <div64.h>
  26. #include "qos.h"
  27. DECLARE_GLOBAL_DATA_PTR;
  28. #define CLK2MHZ(clk) (clk / 1000 / 1000)
  29. void s_init(void)
  30. {
  31. struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
  32. struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
  33. /* Watchdog init */
  34. writel(0xA5A5A500, &rwdt->rwtcsra);
  35. writel(0xA5A5A500, &swdt->swtcsra);
  36. /* QoS */
  37. qos_init();
  38. }
  39. #define TMU0_MSTP125 BIT(25)
  40. #define MMC0_MSTP315 BIT(15)
  41. #define SD1CKCR 0xE6150078
  42. #define SD_97500KHZ 0x7
  43. int board_early_init_f(void)
  44. {
  45. /* TMU */
  46. mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
  47. /* Set SD1 to the 97.5MHz */
  48. writel(SD_97500KHZ, SD1CKCR);
  49. return 0;
  50. }
  51. #define ETHERNET_PHY_RESET 56 /* GPIO 1 24 */
  52. int board_init(void)
  53. {
  54. /* adress of boot parameters */
  55. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  56. /* Force ethernet PHY out of reset */
  57. gpio_request(ETHERNET_PHY_RESET, "phy_reset");
  58. gpio_direction_output(ETHERNET_PHY_RESET, 0);
  59. mdelay(20);
  60. gpio_direction_output(ETHERNET_PHY_RESET, 1);
  61. udelay(1);
  62. return 0;
  63. }
  64. int dram_init(void)
  65. {
  66. if (fdtdec_setup_mem_size_base() != 0)
  67. return -EINVAL;
  68. return 0;
  69. }
  70. int dram_init_banksize(void)
  71. {
  72. fdtdec_setup_memory_banksize();
  73. return 0;
  74. }
  75. /* KSZ8041RNLI */
  76. #define PHY_CONTROL1 0x1E
  77. #define PHY_LED_MODE 0xC0000
  78. #define PHY_LED_MODE_ACK 0x4000
  79. int board_phy_config(struct phy_device *phydev)
  80. {
  81. int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
  82. ret &= ~PHY_LED_MODE;
  83. ret |= PHY_LED_MODE_ACK;
  84. ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
  85. return 0;
  86. }
  87. void reset_cpu(ulong addr)
  88. {
  89. struct udevice *dev;
  90. const u8 pmic_bus = 1;
  91. const u8 pmic_addr = 0x58;
  92. u8 data;
  93. int ret;
  94. ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
  95. if (ret)
  96. hang();
  97. ret = dm_i2c_read(dev, 0x13, &data, 1);
  98. if (ret)
  99. hang();
  100. data |= BIT(1);
  101. ret = dm_i2c_write(dev, 0x13, &data, 1);
  102. if (ret)
  103. hang();
  104. }
  105. enum env_location env_get_location(enum env_operation op, int prio)
  106. {
  107. const u32 load_magic = 0xb33fc0de;
  108. /* Block environment access if loaded using JTAG */
  109. if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
  110. (op != ENVOP_INIT))
  111. return ENVL_UNKNOWN;
  112. if (prio)
  113. return ENVL_UNKNOWN;
  114. return ENVL_SPI_FLASH;
  115. }