mpc8572ds.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2007-2011 Freescale Semiconductor, Inc.
  4. */
  5. #include <common.h>
  6. #include <command.h>
  7. #include <pci.h>
  8. #include <asm/processor.h>
  9. #include <asm/mmu.h>
  10. #include <asm/cache.h>
  11. #include <asm/immap_85xx.h>
  12. #include <asm/fsl_pci.h>
  13. #include <fsl_ddr_sdram.h>
  14. #include <asm/io.h>
  15. #include <asm/fsl_serdes.h>
  16. #include <miiphy.h>
  17. #include <linux/libfdt.h>
  18. #include <fdt_support.h>
  19. #include <tsec.h>
  20. #include <fsl_mdio.h>
  21. #include <netdev.h>
  22. #include "../common/sgmii_riser.h"
  23. int checkboard (void)
  24. {
  25. u8 vboot;
  26. u8 *pixis_base = (u8 *)PIXIS_BASE;
  27. printf("Board: MPC8572DS Sys ID: 0x%02x, "
  28. "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
  29. in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
  30. in_8(pixis_base + PIXIS_PVER));
  31. vboot = in_8(pixis_base + PIXIS_VBOOT);
  32. switch ((vboot & PIXIS_VBOOT_LBMAP) >> 6) {
  33. case PIXIS_VBOOT_LBMAP_NOR0:
  34. puts ("vBank: 0\n");
  35. break;
  36. case PIXIS_VBOOT_LBMAP_PJET:
  37. puts ("Promjet\n");
  38. break;
  39. case PIXIS_VBOOT_LBMAP_NAND:
  40. puts ("NAND\n");
  41. break;
  42. case PIXIS_VBOOT_LBMAP_NOR1:
  43. puts ("vBank: 1\n");
  44. break;
  45. }
  46. return 0;
  47. }
  48. #if !defined(CONFIG_SPD_EEPROM)
  49. /*
  50. * Fixed sdram init -- doesn't use serial presence detect.
  51. */
  52. phys_size_t fixed_sdram (void)
  53. {
  54. volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  55. struct ccsr_ddr __iomem *ddr = &immap->im_ddr;
  56. uint d_init;
  57. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  58. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  59. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  60. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  61. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  62. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  63. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  64. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  65. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  66. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  67. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  68. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  69. #if defined (CONFIG_DDR_ECC)
  70. ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
  71. ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
  72. ddr->err_sbe = CONFIG_SYS_DDR_SBE;
  73. #endif
  74. asm("sync;isync");
  75. udelay(500);
  76. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  77. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  78. d_init = 1;
  79. debug("DDR - 1st controller: memory initializing\n");
  80. /*
  81. * Poll until memory is initialized.
  82. * 512 Meg at 400 might hit this 200 times or so.
  83. */
  84. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
  85. udelay(1000);
  86. }
  87. debug("DDR: memory initialized\n\n");
  88. asm("sync; isync");
  89. udelay(500);
  90. #endif
  91. return 512 * 1024 * 1024;
  92. }
  93. #endif
  94. #ifdef CONFIG_PCI
  95. void pci_init_board(void)
  96. {
  97. struct pci_controller *hose;
  98. fsl_pcie_init_board(0);
  99. hose = find_hose_by_cfg_addr((void *)(CONFIG_SYS_PCIE3_ADDR));
  100. if (hose) {
  101. u32 temp32;
  102. u8 uli_busno = hose->first_busno + 2;
  103. /*
  104. * Activate ULI1575 legacy chip by performing a fake
  105. * memory access. Needed to make ULI RTC work.
  106. * Device 1d has the first on-board memory BAR.
  107. */
  108. pci_hose_read_config_dword(hose, PCI_BDF(uli_busno, 0x1d, 0),
  109. PCI_BASE_ADDRESS_1, &temp32);
  110. if (temp32 >= CONFIG_SYS_PCIE3_MEM_BUS) {
  111. void *p = pci_mem_to_virt(PCI_BDF(uli_busno, 0x1d, 0),
  112. temp32, 4, 0);
  113. debug(" uli1572 read to %p\n", p);
  114. in_be32(p);
  115. }
  116. }
  117. }
  118. #endif
  119. int board_early_init_r(void)
  120. {
  121. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  122. int flash_esel = find_tlb_idx((void *)flashbase, 1);
  123. /*
  124. * Remap Boot flash + PROMJET region to caching-inhibited
  125. * so that flash can be erased properly.
  126. */
  127. /* Flush d-cache and invalidate i-cache of any FLASH data */
  128. flush_dcache();
  129. invalidate_icache();
  130. if (flash_esel == -1) {
  131. /* very unlikely unless something is messed up */
  132. puts("Error: Could not find TLB for FLASH BASE\n");
  133. flash_esel = 2; /* give our best effort to continue */
  134. } else {
  135. /* invalidate existing TLB entry for flash + promjet */
  136. disable_tlb(flash_esel);
  137. }
  138. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
  139. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
  140. 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
  141. return 0;
  142. }
  143. int board_eth_init(bd_t *bis)
  144. {
  145. #ifdef CONFIG_TSEC_ENET
  146. struct fsl_pq_mdio_info mdio_info;
  147. struct tsec_info_struct tsec_info[4];
  148. int num = 0;
  149. #ifdef CONFIG_TSEC1
  150. SET_STD_TSEC_INFO(tsec_info[num], 1);
  151. if (is_serdes_configured(SGMII_TSEC1)) {
  152. puts("eTSEC1 is in sgmii mode.\n");
  153. tsec_info[num].flags |= TSEC_SGMII;
  154. }
  155. num++;
  156. #endif
  157. #ifdef CONFIG_TSEC2
  158. SET_STD_TSEC_INFO(tsec_info[num], 2);
  159. if (is_serdes_configured(SGMII_TSEC2)) {
  160. puts("eTSEC2 is in sgmii mode.\n");
  161. tsec_info[num].flags |= TSEC_SGMII;
  162. }
  163. num++;
  164. #endif
  165. #ifdef CONFIG_TSEC3
  166. SET_STD_TSEC_INFO(tsec_info[num], 3);
  167. if (is_serdes_configured(SGMII_TSEC3)) {
  168. puts("eTSEC3 is in sgmii mode.\n");
  169. tsec_info[num].flags |= TSEC_SGMII;
  170. }
  171. num++;
  172. #endif
  173. #ifdef CONFIG_TSEC4
  174. SET_STD_TSEC_INFO(tsec_info[num], 4);
  175. if (is_serdes_configured(SGMII_TSEC4)) {
  176. puts("eTSEC4 is in sgmii mode.\n");
  177. tsec_info[num].flags |= TSEC_SGMII;
  178. }
  179. num++;
  180. #endif
  181. if (!num) {
  182. printf("No TSECs initialized\n");
  183. return 0;
  184. }
  185. #ifdef CONFIG_FSL_SGMII_RISER
  186. fsl_sgmii_riser_init(tsec_info, num);
  187. #endif
  188. mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
  189. mdio_info.name = DEFAULT_MII_NAME;
  190. fsl_pq_mdio_init(bis, &mdio_info);
  191. tsec_eth_init(bis, tsec_info, num);
  192. #endif
  193. return pci_eth_init(bis);
  194. }
  195. #if defined(CONFIG_OF_BOARD_SETUP)
  196. int ft_board_setup(void *blob, bd_t *bd)
  197. {
  198. phys_addr_t base;
  199. phys_size_t size;
  200. ft_cpu_setup(blob, bd);
  201. base = env_get_bootm_low();
  202. size = env_get_bootm_size();
  203. fdt_fixup_memory(blob, (u64)base, (u64)size);
  204. FT_FSL_PCI_SETUP;
  205. #ifdef CONFIG_FSL_SGMII_RISER
  206. fsl_sgmii_riser_fdt_fixup(blob);
  207. #endif
  208. return 0;
  209. }
  210. #endif