sama5d2_xplained.c 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2015 Atmel Corporation
  4. * Wenyou.Yang <wenyou.yang@atmel.com>
  5. */
  6. #include <common.h>
  7. #include <debug_uart.h>
  8. #include <asm/io.h>
  9. #include <asm/arch/at91_common.h>
  10. #include <asm/arch/atmel_pio4.h>
  11. #include <asm/arch/atmel_mpddrc.h>
  12. #include <asm/arch/atmel_sdhci.h>
  13. #include <asm/arch/clk.h>
  14. #include <asm/arch/gpio.h>
  15. #include <asm/arch/sama5d2.h>
  16. DECLARE_GLOBAL_DATA_PTR;
  17. static void board_usb_hw_init(void)
  18. {
  19. atmel_pio4_set_pio_output(AT91_PIO_PORTB, 10, 1);
  20. }
  21. #ifdef CONFIG_BOARD_LATE_INIT
  22. int board_late_init(void)
  23. {
  24. #ifdef CONFIG_DM_VIDEO
  25. at91_video_show_board_info();
  26. #endif
  27. return 0;
  28. }
  29. #endif
  30. #ifdef CONFIG_DEBUG_UART_BOARD_INIT
  31. static void board_uart1_hw_init(void)
  32. {
  33. atmel_pio4_set_a_periph(AT91_PIO_PORTD, 2, ATMEL_PIO_PUEN_MASK); /* URXD1 */
  34. atmel_pio4_set_a_periph(AT91_PIO_PORTD, 3, 0); /* UTXD1 */
  35. at91_periph_clk_enable(ATMEL_ID_UART1);
  36. }
  37. void board_debug_uart_init(void)
  38. {
  39. board_uart1_hw_init();
  40. }
  41. #endif
  42. #ifdef CONFIG_BOARD_EARLY_INIT_F
  43. int board_early_init_f(void)
  44. {
  45. #ifdef CONFIG_DEBUG_UART
  46. debug_uart_init();
  47. #endif
  48. return 0;
  49. }
  50. #endif
  51. int board_init(void)
  52. {
  53. /* address of boot parameters */
  54. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  55. #ifdef CONFIG_CMD_USB
  56. board_usb_hw_init();
  57. #endif
  58. return 0;
  59. }
  60. int dram_init(void)
  61. {
  62. gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
  63. CONFIG_SYS_SDRAM_SIZE);
  64. return 0;
  65. }
  66. #define AT24MAC_MAC_OFFSET 0x9a
  67. #ifdef CONFIG_MISC_INIT_R
  68. int misc_init_r(void)
  69. {
  70. #ifdef CONFIG_I2C_EEPROM
  71. at91_set_ethaddr(AT24MAC_MAC_OFFSET);
  72. #endif
  73. return 0;
  74. }
  75. #endif
  76. /* SPL */
  77. #ifdef CONFIG_SPL_BUILD
  78. void spl_board_init(void)
  79. {
  80. }
  81. static void ddrc_conf(struct atmel_mpddrc_config *ddrc)
  82. {
  83. ddrc->md = (ATMEL_MPDDRC_MD_DBW_32_BITS | ATMEL_MPDDRC_MD_DDR3_SDRAM);
  84. ddrc->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
  85. ATMEL_MPDDRC_CR_NR_ROW_14 |
  86. ATMEL_MPDDRC_CR_CAS_DDR_CAS5 |
  87. ATMEL_MPDDRC_CR_DIC_DS |
  88. ATMEL_MPDDRC_CR_DIS_DLL |
  89. ATMEL_MPDDRC_CR_NB_8BANKS |
  90. ATMEL_MPDDRC_CR_DECOD_INTERLEAVED |
  91. ATMEL_MPDDRC_CR_UNAL_SUPPORTED);
  92. ddrc->rtr = 0x511;
  93. ddrc->tpr0 = (6 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET |
  94. 3 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET |
  95. 4 << ATMEL_MPDDRC_TPR0_TWR_OFFSET |
  96. 9 << ATMEL_MPDDRC_TPR0_TRC_OFFSET |
  97. 3 << ATMEL_MPDDRC_TPR0_TRP_OFFSET |
  98. 4 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET |
  99. 4 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET |
  100. 4 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET);
  101. ddrc->tpr1 = (27 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET |
  102. 29 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET |
  103. 0 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET |
  104. 3 << ATMEL_MPDDRC_TPR1_TXP_OFFSET);
  105. ddrc->tpr2 = (0 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET |
  106. 0 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET |
  107. 0 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET |
  108. 4 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET |
  109. 7 << ATMEL_MPDDRC_TPR2_TFAW_OFFSET);
  110. }
  111. void mem_init(void)
  112. {
  113. struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
  114. struct atmel_mpddr *mpddrc = (struct atmel_mpddr *)ATMEL_BASE_MPDDRC;
  115. struct atmel_mpddrc_config ddrc_config;
  116. u32 reg;
  117. ddrc_conf(&ddrc_config);
  118. at91_periph_clk_enable(ATMEL_ID_MPDDRC);
  119. writel(AT91_PMC_DDR, &pmc->scer);
  120. reg = readl(&mpddrc->io_calibr);
  121. reg &= ~ATMEL_MPDDRC_IO_CALIBR_RDIV;
  122. reg |= ATMEL_MPDDRC_IO_CALIBR_DDR3_RZQ_55;
  123. reg &= ~ATMEL_MPDDRC_IO_CALIBR_TZQIO;
  124. reg |= ATMEL_MPDDRC_IO_CALIBR_TZQIO_(100);
  125. writel(reg, &mpddrc->io_calibr);
  126. writel(ATMEL_MPDDRC_RD_DATA_PATH_SHIFT_TWO_CYCLE,
  127. &mpddrc->rd_data_path);
  128. ddr3_init(ATMEL_BASE_MPDDRC, ATMEL_BASE_DDRCS, &ddrc_config);
  129. writel(0x3, &mpddrc->cal_mr4);
  130. writel(64, &mpddrc->tim_cal);
  131. }
  132. void at91_pmc_init(void)
  133. {
  134. struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
  135. u32 tmp;
  136. /*
  137. * while coming from the ROM code, we run on PLLA @ 492 MHz / 164 MHz
  138. * so we need to slow down and configure MCKR accordingly.
  139. * This is why we have a special flavor of the switching function.
  140. */
  141. tmp = AT91_PMC_MCKR_PLLADIV_2 |
  142. AT91_PMC_MCKR_MDIV_3 |
  143. AT91_PMC_MCKR_CSS_MAIN;
  144. at91_mck_init_down(tmp);
  145. tmp = AT91_PMC_PLLAR_29 |
  146. AT91_PMC_PLLXR_PLLCOUNT(0x3f) |
  147. AT91_PMC_PLLXR_MUL(82) |
  148. AT91_PMC_PLLXR_DIV(1);
  149. at91_plla_init(tmp);
  150. writel(0x0 << 8, &pmc->pllicpr);
  151. tmp = AT91_PMC_MCKR_H32MXDIV |
  152. AT91_PMC_MCKR_PLLADIV_2 |
  153. AT91_PMC_MCKR_MDIV_3 |
  154. AT91_PMC_MCKR_CSS_PLLA;
  155. at91_mck_init(tmp);
  156. }
  157. #endif