fsl_esdhc.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562
  1. /*
  2. * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
  3. * Andy Fleming
  4. *
  5. * Based vaguely on the pxa mmc code:
  6. * (C) Copyright 2003
  7. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <config.h>
  12. #include <common.h>
  13. #include <command.h>
  14. #include <errno.h>
  15. #include <hwconfig.h>
  16. #include <mmc.h>
  17. #include <part.h>
  18. #include <power/regulator.h>
  19. #include <malloc.h>
  20. #include <fsl_esdhc.h>
  21. #include <fdt_support.h>
  22. #include <asm/io.h>
  23. #include <dm.h>
  24. #include <asm-generic/gpio.h>
  25. #include <dm/pinctrl.h>
  26. DECLARE_GLOBAL_DATA_PTR;
  27. #define SDHCI_IRQ_EN_BITS (IRQSTATEN_CC | IRQSTATEN_TC | \
  28. IRQSTATEN_CINT | \
  29. IRQSTATEN_CTOE | IRQSTATEN_CCE | IRQSTATEN_CEBE | \
  30. IRQSTATEN_CIE | IRQSTATEN_DTOE | IRQSTATEN_DCE | \
  31. IRQSTATEN_DEBE | IRQSTATEN_BRR | IRQSTATEN_BWR | \
  32. IRQSTATEN_DINT)
  33. #define MAX_TUNING_LOOP 40
  34. struct fsl_esdhc {
  35. uint dsaddr; /* SDMA system address register */
  36. uint blkattr; /* Block attributes register */
  37. uint cmdarg; /* Command argument register */
  38. uint xfertyp; /* Transfer type register */
  39. uint cmdrsp0; /* Command response 0 register */
  40. uint cmdrsp1; /* Command response 1 register */
  41. uint cmdrsp2; /* Command response 2 register */
  42. uint cmdrsp3; /* Command response 3 register */
  43. uint datport; /* Buffer data port register */
  44. uint prsstat; /* Present state register */
  45. uint proctl; /* Protocol control register */
  46. uint sysctl; /* System Control Register */
  47. uint irqstat; /* Interrupt status register */
  48. uint irqstaten; /* Interrupt status enable register */
  49. uint irqsigen; /* Interrupt signal enable register */
  50. uint autoc12err; /* Auto CMD error status register */
  51. uint hostcapblt; /* Host controller capabilities register */
  52. uint wml; /* Watermark level register */
  53. uint mixctrl; /* For USDHC */
  54. char reserved1[4]; /* reserved */
  55. uint fevt; /* Force event register */
  56. uint admaes; /* ADMA error status register */
  57. uint adsaddr; /* ADMA system address register */
  58. char reserved2[4];
  59. uint dllctrl;
  60. uint dllstat;
  61. uint clktunectrlstatus;
  62. char reserved3[4];
  63. uint strobe_dllctrl;
  64. uint strobe_dllstat;
  65. char reserved4[72];
  66. uint vendorspec;
  67. uint mmcboot;
  68. uint vendorspec2;
  69. uint tuning_ctrl; /* on i.MX6/7/8 */
  70. char reserved5[44];
  71. uint hostver; /* Host controller version register */
  72. char reserved6[4]; /* reserved */
  73. uint dmaerraddr; /* DMA error address register */
  74. char reserved7[4]; /* reserved */
  75. uint dmaerrattr; /* DMA error attribute register */
  76. char reserved8[4]; /* reserved */
  77. uint hostcapblt2; /* Host controller capabilities register 2 */
  78. char reserved9[8]; /* reserved */
  79. uint tcr; /* Tuning control register */
  80. char reserved10[28]; /* reserved */
  81. uint sddirctl; /* SD direction control register */
  82. char reserved11[712];/* reserved */
  83. uint scr; /* eSDHC control register */
  84. };
  85. struct fsl_esdhc_plat {
  86. struct mmc_config cfg;
  87. struct mmc mmc;
  88. };
  89. struct esdhc_soc_data {
  90. u32 flags;
  91. u32 caps;
  92. };
  93. /**
  94. * struct fsl_esdhc_priv
  95. *
  96. * @esdhc_regs: registers of the sdhc controller
  97. * @sdhc_clk: Current clk of the sdhc controller
  98. * @bus_width: bus width, 1bit, 4bit or 8bit
  99. * @cfg: mmc config
  100. * @mmc: mmc
  101. * Following is used when Driver Model is enabled for MMC
  102. * @dev: pointer for the device
  103. * @non_removable: 0: removable; 1: non-removable
  104. * @wp_enable: 1: enable checking wp; 0: no check
  105. * @vs18_enable: 1: use 1.8V voltage; 0: use 3.3V
  106. * @flags: ESDHC_FLAG_xx in include/fsl_esdhc.h
  107. * @caps: controller capabilities
  108. * @tuning_step: tuning step setting in tuning_ctrl register
  109. * @start_tuning_tap: the start point for tuning in tuning_ctrl register
  110. * @strobe_dll_delay_target: settings in strobe_dllctrl
  111. * @signal_voltage: indicating the current voltage
  112. * @cd_gpio: gpio for card detection
  113. * @wp_gpio: gpio for write protection
  114. */
  115. struct fsl_esdhc_priv {
  116. struct fsl_esdhc *esdhc_regs;
  117. unsigned int sdhc_clk;
  118. unsigned int clock;
  119. unsigned int mode;
  120. unsigned int bus_width;
  121. #if !CONFIG_IS_ENABLED(BLK)
  122. struct mmc *mmc;
  123. #endif
  124. struct udevice *dev;
  125. int non_removable;
  126. int wp_enable;
  127. int vs18_enable;
  128. u32 flags;
  129. u32 caps;
  130. u32 tuning_step;
  131. u32 tuning_start_tap;
  132. u32 strobe_dll_delay_target;
  133. u32 signal_voltage;
  134. #if IS_ENABLED(CONFIG_DM_REGULATOR)
  135. struct udevice *vqmmc_dev;
  136. struct udevice *vmmc_dev;
  137. #endif
  138. #ifdef CONFIG_DM_GPIO
  139. struct gpio_desc cd_gpio;
  140. struct gpio_desc wp_gpio;
  141. #endif
  142. };
  143. /* Return the XFERTYP flags for a given command and data packet */
  144. static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
  145. {
  146. uint xfertyp = 0;
  147. if (data) {
  148. xfertyp |= XFERTYP_DPSEL;
  149. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  150. xfertyp |= XFERTYP_DMAEN;
  151. #endif
  152. if (data->blocks > 1) {
  153. xfertyp |= XFERTYP_MSBSEL;
  154. xfertyp |= XFERTYP_BCEN;
  155. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
  156. xfertyp |= XFERTYP_AC12EN;
  157. #endif
  158. }
  159. if (data->flags & MMC_DATA_READ)
  160. xfertyp |= XFERTYP_DTDSEL;
  161. }
  162. if (cmd->resp_type & MMC_RSP_CRC)
  163. xfertyp |= XFERTYP_CCCEN;
  164. if (cmd->resp_type & MMC_RSP_OPCODE)
  165. xfertyp |= XFERTYP_CICEN;
  166. if (cmd->resp_type & MMC_RSP_136)
  167. xfertyp |= XFERTYP_RSPTYP_136;
  168. else if (cmd->resp_type & MMC_RSP_BUSY)
  169. xfertyp |= XFERTYP_RSPTYP_48_BUSY;
  170. else if (cmd->resp_type & MMC_RSP_PRESENT)
  171. xfertyp |= XFERTYP_RSPTYP_48;
  172. if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
  173. xfertyp |= XFERTYP_CMDTYP_ABORT;
  174. return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
  175. }
  176. #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
  177. /*
  178. * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
  179. */
  180. static void esdhc_pio_read_write(struct fsl_esdhc_priv *priv,
  181. struct mmc_data *data)
  182. {
  183. struct fsl_esdhc *regs = priv->esdhc_regs;
  184. uint blocks;
  185. char *buffer;
  186. uint databuf;
  187. uint size;
  188. uint irqstat;
  189. ulong start;
  190. if (data->flags & MMC_DATA_READ) {
  191. blocks = data->blocks;
  192. buffer = data->dest;
  193. while (blocks) {
  194. start = get_timer(0);
  195. size = data->blocksize;
  196. irqstat = esdhc_read32(&regs->irqstat);
  197. while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)) {
  198. if (get_timer(start) > PIO_TIMEOUT) {
  199. printf("\nData Read Failed in PIO Mode.");
  200. return;
  201. }
  202. }
  203. while (size && (!(irqstat & IRQSTAT_TC))) {
  204. udelay(100); /* Wait before last byte transfer complete */
  205. irqstat = esdhc_read32(&regs->irqstat);
  206. databuf = in_le32(&regs->datport);
  207. *((uint *)buffer) = databuf;
  208. buffer += 4;
  209. size -= 4;
  210. }
  211. blocks--;
  212. }
  213. } else {
  214. blocks = data->blocks;
  215. buffer = (char *)data->src;
  216. while (blocks) {
  217. start = get_timer(0);
  218. size = data->blocksize;
  219. irqstat = esdhc_read32(&regs->irqstat);
  220. while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)) {
  221. if (get_timer(start) > PIO_TIMEOUT) {
  222. printf("\nData Write Failed in PIO Mode.");
  223. return;
  224. }
  225. }
  226. while (size && (!(irqstat & IRQSTAT_TC))) {
  227. udelay(100); /* Wait before last byte transfer complete */
  228. databuf = *((uint *)buffer);
  229. buffer += 4;
  230. size -= 4;
  231. irqstat = esdhc_read32(&regs->irqstat);
  232. out_le32(&regs->datport, databuf);
  233. }
  234. blocks--;
  235. }
  236. }
  237. }
  238. #endif
  239. static int esdhc_setup_data(struct fsl_esdhc_priv *priv, struct mmc *mmc,
  240. struct mmc_data *data)
  241. {
  242. int timeout;
  243. struct fsl_esdhc *regs = priv->esdhc_regs;
  244. #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) || \
  245. defined(CONFIG_MX8M)
  246. dma_addr_t addr;
  247. #endif
  248. uint wml_value;
  249. wml_value = data->blocksize/4;
  250. if (data->flags & MMC_DATA_READ) {
  251. if (wml_value > WML_RD_WML_MAX)
  252. wml_value = WML_RD_WML_MAX_VAL;
  253. esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
  254. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  255. #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) || \
  256. defined(CONFIG_MX8M)
  257. addr = virt_to_phys((void *)(data->dest));
  258. if (upper_32_bits(addr))
  259. printf("Error found for upper 32 bits\n");
  260. else
  261. esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
  262. #else
  263. esdhc_write32(&regs->dsaddr, (u32)data->dest);
  264. #endif
  265. #endif
  266. } else {
  267. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  268. flush_dcache_range((ulong)data->src,
  269. (ulong)data->src+data->blocks
  270. *data->blocksize);
  271. #endif
  272. if (wml_value > WML_WR_WML_MAX)
  273. wml_value = WML_WR_WML_MAX_VAL;
  274. if (priv->wp_enable) {
  275. if ((esdhc_read32(&regs->prsstat) &
  276. PRSSTAT_WPSPL) == 0) {
  277. printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
  278. return -ETIMEDOUT;
  279. }
  280. }
  281. esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
  282. wml_value << 16);
  283. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  284. #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) || \
  285. defined(CONFIG_MX8M)
  286. addr = virt_to_phys((void *)(data->src));
  287. if (upper_32_bits(addr))
  288. printf("Error found for upper 32 bits\n");
  289. else
  290. esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
  291. #else
  292. esdhc_write32(&regs->dsaddr, (u32)data->src);
  293. #endif
  294. #endif
  295. }
  296. esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
  297. /* Calculate the timeout period for data transactions */
  298. /*
  299. * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
  300. * 2)Timeout period should be minimum 0.250sec as per SD Card spec
  301. * So, Number of SD Clock cycles for 0.25sec should be minimum
  302. * (SD Clock/sec * 0.25 sec) SD Clock cycles
  303. * = (mmc->clock * 1/4) SD Clock cycles
  304. * As 1) >= 2)
  305. * => (2^(timeout+13)) >= mmc->clock * 1/4
  306. * Taking log2 both the sides
  307. * => timeout + 13 >= log2(mmc->clock/4)
  308. * Rounding up to next power of 2
  309. * => timeout + 13 = log2(mmc->clock/4) + 1
  310. * => timeout + 13 = fls(mmc->clock/4)
  311. *
  312. * However, the MMC spec "It is strongly recommended for hosts to
  313. * implement more than 500ms timeout value even if the card
  314. * indicates the 250ms maximum busy length." Even the previous
  315. * value of 300ms is known to be insufficient for some cards.
  316. * So, we use
  317. * => timeout + 13 = fls(mmc->clock/2)
  318. */
  319. timeout = fls(mmc->clock/2);
  320. timeout -= 13;
  321. if (timeout > 14)
  322. timeout = 14;
  323. if (timeout < 0)
  324. timeout = 0;
  325. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
  326. if ((timeout == 4) || (timeout == 8) || (timeout == 12))
  327. timeout++;
  328. #endif
  329. #ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
  330. timeout = 0xE;
  331. #endif
  332. esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
  333. return 0;
  334. }
  335. static void check_and_invalidate_dcache_range
  336. (struct mmc_cmd *cmd,
  337. struct mmc_data *data) {
  338. unsigned start = 0;
  339. unsigned end = 0;
  340. unsigned size = roundup(ARCH_DMA_MINALIGN,
  341. data->blocks*data->blocksize);
  342. #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) || \
  343. defined(CONFIG_MX8M)
  344. dma_addr_t addr;
  345. addr = virt_to_phys((void *)(data->dest));
  346. if (upper_32_bits(addr))
  347. printf("Error found for upper 32 bits\n");
  348. else
  349. start = lower_32_bits(addr);
  350. #else
  351. start = (unsigned)data->dest;
  352. #endif
  353. end = start + size;
  354. invalidate_dcache_range(start, end);
  355. }
  356. /*
  357. * Sends a command out on the bus. Takes the mmc pointer,
  358. * a command pointer, and an optional data pointer.
  359. */
  360. static int esdhc_send_cmd_common(struct fsl_esdhc_priv *priv, struct mmc *mmc,
  361. struct mmc_cmd *cmd, struct mmc_data *data)
  362. {
  363. int err = 0;
  364. uint xfertyp;
  365. uint irqstat;
  366. u32 flags = IRQSTAT_CC | IRQSTAT_CTOE;
  367. struct fsl_esdhc *regs = priv->esdhc_regs;
  368. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
  369. if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
  370. return 0;
  371. #endif
  372. esdhc_write32(&regs->irqstat, -1);
  373. sync();
  374. /* Wait for the bus to be idle */
  375. while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
  376. (esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
  377. ;
  378. while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
  379. ;
  380. /* Wait at least 8 SD clock cycles before the next command */
  381. /*
  382. * Note: This is way more than 8 cycles, but 1ms seems to
  383. * resolve timing issues with some cards
  384. */
  385. udelay(1000);
  386. /* Set up for a data transfer if we have one */
  387. if (data) {
  388. err = esdhc_setup_data(priv, mmc, data);
  389. if(err)
  390. return err;
  391. if (data->flags & MMC_DATA_READ)
  392. check_and_invalidate_dcache_range(cmd, data);
  393. }
  394. /* Figure out the transfer arguments */
  395. xfertyp = esdhc_xfertyp(cmd, data);
  396. /* Mask all irqs */
  397. esdhc_write32(&regs->irqsigen, 0);
  398. /* Send the command */
  399. esdhc_write32(&regs->cmdarg, cmd->cmdarg);
  400. #if defined(CONFIG_FSL_USDHC)
  401. esdhc_write32(&regs->mixctrl,
  402. (esdhc_read32(&regs->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F)
  403. | (mmc->ddr_mode ? XFERTYP_DDREN : 0));
  404. esdhc_write32(&regs->xfertyp, xfertyp & 0xFFFF0000);
  405. #else
  406. esdhc_write32(&regs->xfertyp, xfertyp);
  407. #endif
  408. if ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK) ||
  409. (cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200))
  410. flags = IRQSTAT_BRR;
  411. /* Wait for the command to complete */
  412. while (!(esdhc_read32(&regs->irqstat) & flags))
  413. ;
  414. irqstat = esdhc_read32(&regs->irqstat);
  415. if (irqstat & CMD_ERR) {
  416. err = -ECOMM;
  417. goto out;
  418. }
  419. if (irqstat & IRQSTAT_CTOE) {
  420. err = -ETIMEDOUT;
  421. goto out;
  422. }
  423. /* Switch voltage to 1.8V if CMD11 succeeded */
  424. if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V) {
  425. esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
  426. printf("Run CMD11 1.8V switch\n");
  427. /* Sleep for 5 ms - max time for card to switch to 1.8V */
  428. udelay(5000);
  429. }
  430. /* Workaround for ESDHC errata ENGcm03648 */
  431. if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
  432. int timeout = 6000;
  433. /* Poll on DATA0 line for cmd with busy signal for 600 ms */
  434. while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
  435. PRSSTAT_DAT0)) {
  436. udelay(100);
  437. timeout--;
  438. }
  439. if (timeout <= 0) {
  440. printf("Timeout waiting for DAT0 to go high!\n");
  441. err = -ETIMEDOUT;
  442. goto out;
  443. }
  444. }
  445. /* Copy the response to the response buffer */
  446. if (cmd->resp_type & MMC_RSP_136) {
  447. u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
  448. cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
  449. cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
  450. cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
  451. cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
  452. cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
  453. cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
  454. cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
  455. cmd->response[3] = (cmdrsp0 << 8);
  456. } else
  457. cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
  458. /* Wait until all of the blocks are transferred */
  459. if (data) {
  460. #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
  461. esdhc_pio_read_write(priv, data);
  462. #else
  463. flags = DATA_COMPLETE;
  464. if ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK) ||
  465. (cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200)) {
  466. flags = IRQSTAT_BRR;
  467. }
  468. do {
  469. irqstat = esdhc_read32(&regs->irqstat);
  470. if (irqstat & IRQSTAT_DTOE) {
  471. err = -ETIMEDOUT;
  472. goto out;
  473. }
  474. if (irqstat & DATA_ERR) {
  475. err = -ECOMM;
  476. goto out;
  477. }
  478. } while ((irqstat & flags) != flags);
  479. /*
  480. * Need invalidate the dcache here again to avoid any
  481. * cache-fill during the DMA operations such as the
  482. * speculative pre-fetching etc.
  483. */
  484. if (data->flags & MMC_DATA_READ)
  485. check_and_invalidate_dcache_range(cmd, data);
  486. #endif
  487. }
  488. out:
  489. /* Reset CMD and DATA portions on error */
  490. if (err) {
  491. esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
  492. SYSCTL_RSTC);
  493. while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
  494. ;
  495. if (data) {
  496. esdhc_write32(&regs->sysctl,
  497. esdhc_read32(&regs->sysctl) |
  498. SYSCTL_RSTD);
  499. while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
  500. ;
  501. }
  502. /* If this was CMD11, then notify that power cycle is needed */
  503. if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V)
  504. printf("CMD11 to switch to 1.8V mode failed, card requires power cycle.\n");
  505. }
  506. esdhc_write32(&regs->irqstat, -1);
  507. return err;
  508. }
  509. static void set_sysctl(struct fsl_esdhc_priv *priv, struct mmc *mmc, uint clock)
  510. {
  511. struct fsl_esdhc *regs = priv->esdhc_regs;
  512. int div = 1;
  513. #ifdef ARCH_MXC
  514. #ifdef CONFIG_MX53
  515. /* For i.MX53 eSDHCv3, SYSCTL.SDCLKFS may not be set to 0. */
  516. int pre_div = (regs == (struct fsl_esdhc *)MMC_SDHC3_BASE_ADDR) ? 2 : 1;
  517. #else
  518. int pre_div = 1;
  519. #endif
  520. #else
  521. int pre_div = 2;
  522. #endif
  523. int ddr_pre_div = mmc->ddr_mode ? 2 : 1;
  524. int sdhc_clk = priv->sdhc_clk;
  525. uint clk;
  526. if (clock < mmc->cfg->f_min)
  527. clock = mmc->cfg->f_min;
  528. while (sdhc_clk / (16 * pre_div * ddr_pre_div) > clock && pre_div < 256)
  529. pre_div *= 2;
  530. while (sdhc_clk / (div * pre_div * ddr_pre_div) > clock && div < 16)
  531. div++;
  532. pre_div >>= 1;
  533. div -= 1;
  534. clk = (pre_div << 8) | (div << 4);
  535. #ifdef CONFIG_FSL_USDHC
  536. esdhc_clrbits32(&regs->vendorspec, VENDORSPEC_CKEN);
  537. #else
  538. esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
  539. #endif
  540. esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
  541. udelay(10000);
  542. #ifdef CONFIG_FSL_USDHC
  543. esdhc_setbits32(&regs->vendorspec, VENDORSPEC_PEREN | VENDORSPEC_CKEN);
  544. #else
  545. esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
  546. #endif
  547. priv->clock = clock;
  548. }
  549. #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
  550. static void esdhc_clock_control(struct fsl_esdhc_priv *priv, bool enable)
  551. {
  552. struct fsl_esdhc *regs = priv->esdhc_regs;
  553. u32 value;
  554. u32 time_out;
  555. value = esdhc_read32(&regs->sysctl);
  556. if (enable)
  557. value |= SYSCTL_CKEN;
  558. else
  559. value &= ~SYSCTL_CKEN;
  560. esdhc_write32(&regs->sysctl, value);
  561. time_out = 20;
  562. value = PRSSTAT_SDSTB;
  563. while (!(esdhc_read32(&regs->prsstat) & value)) {
  564. if (time_out == 0) {
  565. printf("fsl_esdhc: Internal clock never stabilised.\n");
  566. break;
  567. }
  568. time_out--;
  569. mdelay(1);
  570. }
  571. }
  572. #endif
  573. #ifdef MMC_SUPPORTS_TUNING
  574. static int esdhc_change_pinstate(struct udevice *dev)
  575. {
  576. struct fsl_esdhc_priv *priv = dev_get_priv(dev);
  577. int ret;
  578. switch (priv->mode) {
  579. case UHS_SDR50:
  580. case UHS_DDR50:
  581. ret = pinctrl_select_state(dev, "state_100mhz");
  582. break;
  583. case UHS_SDR104:
  584. case MMC_HS_200:
  585. ret = pinctrl_select_state(dev, "state_200mhz");
  586. break;
  587. default:
  588. ret = pinctrl_select_state(dev, "default");
  589. break;
  590. }
  591. if (ret)
  592. printf("%s %d error\n", __func__, priv->mode);
  593. return ret;
  594. }
  595. static void esdhc_reset_tuning(struct mmc *mmc)
  596. {
  597. struct fsl_esdhc_priv *priv = dev_get_priv(mmc->dev);
  598. struct fsl_esdhc *regs = priv->esdhc_regs;
  599. if (priv->flags & ESDHC_FLAG_USDHC) {
  600. if (priv->flags & ESDHC_FLAG_STD_TUNING) {
  601. esdhc_clrbits32(&regs->autoc12err,
  602. MIX_CTRL_SMPCLK_SEL |
  603. MIX_CTRL_EXE_TUNE);
  604. }
  605. }
  606. }
  607. static int esdhc_set_timing(struct mmc *mmc)
  608. {
  609. struct fsl_esdhc_priv *priv = dev_get_priv(mmc->dev);
  610. struct fsl_esdhc *regs = priv->esdhc_regs;
  611. u32 mixctrl;
  612. mixctrl = readl(&regs->mixctrl);
  613. mixctrl &= ~(MIX_CTRL_DDREN | MIX_CTRL_HS400_EN);
  614. switch (mmc->selected_mode) {
  615. case MMC_LEGACY:
  616. case SD_LEGACY:
  617. esdhc_reset_tuning(mmc);
  618. break;
  619. case MMC_HS:
  620. case MMC_HS_52:
  621. case MMC_HS_200:
  622. case SD_HS:
  623. case UHS_SDR12:
  624. case UHS_SDR25:
  625. case UHS_SDR50:
  626. case UHS_SDR104:
  627. writel(mixctrl, &regs->mixctrl);
  628. break;
  629. case UHS_DDR50:
  630. case MMC_DDR_52:
  631. mixctrl |= MIX_CTRL_DDREN;
  632. writel(mixctrl, &regs->mixctrl);
  633. break;
  634. default:
  635. printf("Not supported %d\n", mmc->selected_mode);
  636. return -EINVAL;
  637. }
  638. priv->mode = mmc->selected_mode;
  639. return esdhc_change_pinstate(mmc->dev);
  640. }
  641. static int esdhc_set_voltage(struct mmc *mmc)
  642. {
  643. struct fsl_esdhc_priv *priv = dev_get_priv(mmc->dev);
  644. struct fsl_esdhc *regs = priv->esdhc_regs;
  645. int ret;
  646. priv->signal_voltage = mmc->signal_voltage;
  647. switch (mmc->signal_voltage) {
  648. case MMC_SIGNAL_VOLTAGE_330:
  649. if (priv->vs18_enable)
  650. return -EIO;
  651. #ifdef CONFIG_DM_REGULATOR
  652. if (!IS_ERR_OR_NULL(priv->vqmmc_dev)) {
  653. ret = regulator_set_value(priv->vqmmc_dev, 3300000);
  654. if (ret) {
  655. printf("Setting to 3.3V error");
  656. return -EIO;
  657. }
  658. /* Wait for 5ms */
  659. mdelay(5);
  660. }
  661. #endif
  662. esdhc_clrbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
  663. if (!(esdhc_read32(&regs->vendorspec) &
  664. ESDHC_VENDORSPEC_VSELECT))
  665. return 0;
  666. return -EAGAIN;
  667. case MMC_SIGNAL_VOLTAGE_180:
  668. #ifdef CONFIG_DM_REGULATOR
  669. if (!IS_ERR_OR_NULL(priv->vqmmc_dev)) {
  670. ret = regulator_set_value(priv->vqmmc_dev, 1800000);
  671. if (ret) {
  672. printf("Setting to 1.8V error");
  673. return -EIO;
  674. }
  675. }
  676. #endif
  677. esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
  678. if (esdhc_read32(&regs->vendorspec) & ESDHC_VENDORSPEC_VSELECT)
  679. return 0;
  680. return -EAGAIN;
  681. case MMC_SIGNAL_VOLTAGE_120:
  682. return -ENOTSUPP;
  683. default:
  684. return 0;
  685. }
  686. }
  687. static void esdhc_stop_tuning(struct mmc *mmc)
  688. {
  689. struct mmc_cmd cmd;
  690. cmd.cmdidx = MMC_CMD_STOP_TRANSMISSION;
  691. cmd.cmdarg = 0;
  692. cmd.resp_type = MMC_RSP_R1b;
  693. dm_mmc_send_cmd(mmc->dev, &cmd, NULL);
  694. }
  695. static int fsl_esdhc_execute_tuning(struct udevice *dev, uint32_t opcode)
  696. {
  697. struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
  698. struct fsl_esdhc_priv *priv = dev_get_priv(dev);
  699. struct fsl_esdhc *regs = priv->esdhc_regs;
  700. struct mmc *mmc = &plat->mmc;
  701. u32 irqstaten = readl(&regs->irqstaten);
  702. u32 irqsigen = readl(&regs->irqsigen);
  703. int i, ret = -ETIMEDOUT;
  704. u32 val, mixctrl;
  705. /* clock tuning is not needed for upto 52MHz */
  706. if (mmc->clock <= 52000000)
  707. return 0;
  708. /* This is readw/writew SDHCI_HOST_CONTROL2 when tuning */
  709. if (priv->flags & ESDHC_FLAG_STD_TUNING) {
  710. val = readl(&regs->autoc12err);
  711. mixctrl = readl(&regs->mixctrl);
  712. val &= ~MIX_CTRL_SMPCLK_SEL;
  713. mixctrl &= ~(MIX_CTRL_FBCLK_SEL | MIX_CTRL_AUTO_TUNE_EN);
  714. val |= MIX_CTRL_EXE_TUNE;
  715. mixctrl |= MIX_CTRL_FBCLK_SEL | MIX_CTRL_AUTO_TUNE_EN;
  716. writel(val, &regs->autoc12err);
  717. writel(mixctrl, &regs->mixctrl);
  718. }
  719. /* sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE); */
  720. mixctrl = readl(&regs->mixctrl);
  721. mixctrl = MIX_CTRL_DTDSEL_READ | (mixctrl & ~MIX_CTRL_SDHCI_MASK);
  722. writel(mixctrl, &regs->mixctrl);
  723. writel(IRQSTATEN_BRR, &regs->irqstaten);
  724. writel(IRQSTATEN_BRR, &regs->irqsigen);
  725. /*
  726. * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
  727. * of loops reaches 40 times.
  728. */
  729. for (i = 0; i < MAX_TUNING_LOOP; i++) {
  730. u32 ctrl;
  731. if (opcode == MMC_CMD_SEND_TUNING_BLOCK_HS200) {
  732. if (mmc->bus_width == 8)
  733. writel(0x7080, &regs->blkattr);
  734. else if (mmc->bus_width == 4)
  735. writel(0x7040, &regs->blkattr);
  736. } else {
  737. writel(0x7040, &regs->blkattr);
  738. }
  739. /* sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE) */
  740. val = readl(&regs->mixctrl);
  741. val = MIX_CTRL_DTDSEL_READ | (val & ~MIX_CTRL_SDHCI_MASK);
  742. writel(val, &regs->mixctrl);
  743. /* We are using STD tuning, no need to check return value */
  744. mmc_send_tuning(mmc, opcode, NULL);
  745. ctrl = readl(&regs->autoc12err);
  746. if ((!(ctrl & MIX_CTRL_EXE_TUNE)) &&
  747. (ctrl & MIX_CTRL_SMPCLK_SEL)) {
  748. /*
  749. * need to wait some time, make sure sd/mmc fininsh
  750. * send out tuning data, otherwise, the sd/mmc can't
  751. * response to any command when the card still out
  752. * put the tuning data.
  753. */
  754. mdelay(1);
  755. ret = 0;
  756. break;
  757. }
  758. /* Add 1ms delay for SD and eMMC */
  759. mdelay(1);
  760. }
  761. writel(irqstaten, &regs->irqstaten);
  762. writel(irqsigen, &regs->irqsigen);
  763. esdhc_stop_tuning(mmc);
  764. return ret;
  765. }
  766. #endif
  767. static int esdhc_set_ios_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
  768. {
  769. struct fsl_esdhc *regs = priv->esdhc_regs;
  770. int ret __maybe_unused;
  771. #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
  772. /* Select to use peripheral clock */
  773. esdhc_clock_control(priv, false);
  774. esdhc_setbits32(&regs->scr, ESDHCCTL_PCS);
  775. esdhc_clock_control(priv, true);
  776. #endif
  777. /* Set the clock speed */
  778. if (priv->clock != mmc->clock)
  779. set_sysctl(priv, mmc, mmc->clock);
  780. #ifdef MMC_SUPPORTS_TUNING
  781. if (mmc->clk_disable) {
  782. #ifdef CONFIG_FSL_USDHC
  783. esdhc_clrbits32(&regs->vendorspec, VENDORSPEC_CKEN);
  784. #else
  785. esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
  786. #endif
  787. } else {
  788. #ifdef CONFIG_FSL_USDHC
  789. esdhc_setbits32(&regs->vendorspec, VENDORSPEC_PEREN |
  790. VENDORSPEC_CKEN);
  791. #else
  792. esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
  793. #endif
  794. }
  795. if (priv->mode != mmc->selected_mode) {
  796. ret = esdhc_set_timing(mmc);
  797. if (ret) {
  798. printf("esdhc_set_timing error %d\n", ret);
  799. return ret;
  800. }
  801. }
  802. if (priv->signal_voltage != mmc->signal_voltage) {
  803. ret = esdhc_set_voltage(mmc);
  804. if (ret) {
  805. printf("esdhc_set_voltage error %d\n", ret);
  806. return ret;
  807. }
  808. }
  809. #endif
  810. /* Set the bus width */
  811. esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
  812. if (mmc->bus_width == 4)
  813. esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
  814. else if (mmc->bus_width == 8)
  815. esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
  816. return 0;
  817. }
  818. static int esdhc_init_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
  819. {
  820. struct fsl_esdhc *regs = priv->esdhc_regs;
  821. ulong start;
  822. /* Reset the entire host controller */
  823. esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
  824. /* Wait until the controller is available */
  825. start = get_timer(0);
  826. while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA)) {
  827. if (get_timer(start) > 1000)
  828. return -ETIMEDOUT;
  829. }
  830. #if defined(CONFIG_FSL_USDHC)
  831. /* RSTA doesn't reset MMC_BOOT register, so manually reset it */
  832. esdhc_write32(&regs->mmcboot, 0x0);
  833. /* Reset MIX_CTRL and CLK_TUNE_CTRL_STATUS regs to 0 */
  834. esdhc_write32(&regs->mixctrl, 0x0);
  835. esdhc_write32(&regs->clktunectrlstatus, 0x0);
  836. /* Put VEND_SPEC to default value */
  837. if (priv->vs18_enable)
  838. esdhc_write32(&regs->vendorspec, (VENDORSPEC_INIT |
  839. ESDHC_VENDORSPEC_VSELECT));
  840. else
  841. esdhc_write32(&regs->vendorspec, VENDORSPEC_INIT);
  842. /* Disable DLL_CTRL delay line */
  843. esdhc_write32(&regs->dllctrl, 0x0);
  844. #endif
  845. #ifndef ARCH_MXC
  846. /* Enable cache snooping */
  847. esdhc_write32(&regs->scr, 0x00000040);
  848. #endif
  849. #ifndef CONFIG_FSL_USDHC
  850. esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
  851. #else
  852. esdhc_setbits32(&regs->vendorspec, VENDORSPEC_HCKEN | VENDORSPEC_IPGEN);
  853. #endif
  854. /* Set the initial clock speed */
  855. mmc_set_clock(mmc, 400000, false);
  856. /* Disable the BRR and BWR bits in IRQSTAT */
  857. esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
  858. /* Put the PROCTL reg back to the default */
  859. esdhc_write32(&regs->proctl, PROCTL_INIT);
  860. /* Set timout to the maximum value */
  861. esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
  862. return 0;
  863. }
  864. static int esdhc_getcd_common(struct fsl_esdhc_priv *priv)
  865. {
  866. struct fsl_esdhc *regs = priv->esdhc_regs;
  867. int timeout = 1000;
  868. #ifdef CONFIG_ESDHC_DETECT_QUIRK
  869. if (CONFIG_ESDHC_DETECT_QUIRK)
  870. return 1;
  871. #endif
  872. #if CONFIG_IS_ENABLED(DM_MMC)
  873. if (priv->non_removable)
  874. return 1;
  875. #ifdef CONFIG_DM_GPIO
  876. if (dm_gpio_is_valid(&priv->cd_gpio))
  877. return dm_gpio_get_value(&priv->cd_gpio);
  878. #endif
  879. #endif
  880. while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
  881. udelay(1000);
  882. return timeout > 0;
  883. }
  884. static int esdhc_reset(struct fsl_esdhc *regs)
  885. {
  886. ulong start;
  887. /* reset the controller */
  888. esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
  889. /* hardware clears the bit when it is done */
  890. start = get_timer(0);
  891. while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA)) {
  892. if (get_timer(start) > 100) {
  893. printf("MMC/SD: Reset never completed.\n");
  894. return -ETIMEDOUT;
  895. }
  896. }
  897. return 0;
  898. }
  899. #if !CONFIG_IS_ENABLED(DM_MMC)
  900. static int esdhc_getcd(struct mmc *mmc)
  901. {
  902. struct fsl_esdhc_priv *priv = mmc->priv;
  903. return esdhc_getcd_common(priv);
  904. }
  905. static int esdhc_init(struct mmc *mmc)
  906. {
  907. struct fsl_esdhc_priv *priv = mmc->priv;
  908. return esdhc_init_common(priv, mmc);
  909. }
  910. static int esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
  911. struct mmc_data *data)
  912. {
  913. struct fsl_esdhc_priv *priv = mmc->priv;
  914. return esdhc_send_cmd_common(priv, mmc, cmd, data);
  915. }
  916. static int esdhc_set_ios(struct mmc *mmc)
  917. {
  918. struct fsl_esdhc_priv *priv = mmc->priv;
  919. return esdhc_set_ios_common(priv, mmc);
  920. }
  921. static const struct mmc_ops esdhc_ops = {
  922. .getcd = esdhc_getcd,
  923. .init = esdhc_init,
  924. .send_cmd = esdhc_send_cmd,
  925. .set_ios = esdhc_set_ios,
  926. };
  927. #endif
  928. static int fsl_esdhc_init(struct fsl_esdhc_priv *priv,
  929. struct fsl_esdhc_plat *plat)
  930. {
  931. struct mmc_config *cfg;
  932. struct fsl_esdhc *regs;
  933. u32 caps, voltage_caps;
  934. int ret;
  935. if (!priv)
  936. return -EINVAL;
  937. regs = priv->esdhc_regs;
  938. /* First reset the eSDHC controller */
  939. ret = esdhc_reset(regs);
  940. if (ret)
  941. return ret;
  942. #ifndef CONFIG_FSL_USDHC
  943. esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN
  944. | SYSCTL_IPGEN | SYSCTL_CKEN);
  945. /* Clearing tuning bits in case ROM has set it already */
  946. esdhc_write32(&regs->mixctrl, 0);
  947. esdhc_write32(&regs->autoc12err, 0);
  948. esdhc_write32(&regs->clktunectrlstatus, 0);
  949. #else
  950. esdhc_setbits32(&regs->vendorspec, VENDORSPEC_PEREN |
  951. VENDORSPEC_HCKEN | VENDORSPEC_IPGEN | VENDORSPEC_CKEN);
  952. #endif
  953. if (priv->vs18_enable)
  954. esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
  955. writel(SDHCI_IRQ_EN_BITS, &regs->irqstaten);
  956. cfg = &plat->cfg;
  957. #ifndef CONFIG_DM_MMC
  958. memset(cfg, '\0', sizeof(*cfg));
  959. #endif
  960. voltage_caps = 0;
  961. caps = esdhc_read32(&regs->hostcapblt);
  962. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
  963. caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
  964. ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
  965. #endif
  966. /* T4240 host controller capabilities register should have VS33 bit */
  967. #ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
  968. caps = caps | ESDHC_HOSTCAPBLT_VS33;
  969. #endif
  970. if (caps & ESDHC_HOSTCAPBLT_VS18)
  971. voltage_caps |= MMC_VDD_165_195;
  972. if (caps & ESDHC_HOSTCAPBLT_VS30)
  973. voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
  974. if (caps & ESDHC_HOSTCAPBLT_VS33)
  975. voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;
  976. cfg->name = "FSL_SDHC";
  977. #if !CONFIG_IS_ENABLED(DM_MMC)
  978. cfg->ops = &esdhc_ops;
  979. #endif
  980. #ifdef CONFIG_SYS_SD_VOLTAGE
  981. cfg->voltages = CONFIG_SYS_SD_VOLTAGE;
  982. #else
  983. cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
  984. #endif
  985. if ((cfg->voltages & voltage_caps) == 0) {
  986. printf("voltage not supported by controller\n");
  987. return -1;
  988. }
  989. if (priv->bus_width == 8)
  990. cfg->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
  991. else if (priv->bus_width == 4)
  992. cfg->host_caps = MMC_MODE_4BIT;
  993. cfg->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
  994. #ifdef CONFIG_SYS_FSL_ESDHC_HAS_DDR_MODE
  995. cfg->host_caps |= MMC_MODE_DDR_52MHz;
  996. #endif
  997. if (priv->bus_width > 0) {
  998. if (priv->bus_width < 8)
  999. cfg->host_caps &= ~MMC_MODE_8BIT;
  1000. if (priv->bus_width < 4)
  1001. cfg->host_caps &= ~MMC_MODE_4BIT;
  1002. }
  1003. if (caps & ESDHC_HOSTCAPBLT_HSS)
  1004. cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
  1005. #ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
  1006. if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
  1007. cfg->host_caps &= ~MMC_MODE_8BIT;
  1008. #endif
  1009. cfg->host_caps |= priv->caps;
  1010. cfg->f_min = 400000;
  1011. cfg->f_max = min(priv->sdhc_clk, (u32)200000000);
  1012. cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
  1013. writel(0, &regs->dllctrl);
  1014. if (priv->flags & ESDHC_FLAG_USDHC) {
  1015. if (priv->flags & ESDHC_FLAG_STD_TUNING) {
  1016. u32 val = readl(&regs->tuning_ctrl);
  1017. val |= ESDHC_STD_TUNING_EN;
  1018. val &= ~ESDHC_TUNING_START_TAP_MASK;
  1019. val |= priv->tuning_start_tap;
  1020. val &= ~ESDHC_TUNING_STEP_MASK;
  1021. val |= (priv->tuning_step) << ESDHC_TUNING_STEP_SHIFT;
  1022. writel(val, &regs->tuning_ctrl);
  1023. }
  1024. }
  1025. return 0;
  1026. }
  1027. #if !CONFIG_IS_ENABLED(DM_MMC)
  1028. static int fsl_esdhc_cfg_to_priv(struct fsl_esdhc_cfg *cfg,
  1029. struct fsl_esdhc_priv *priv)
  1030. {
  1031. if (!cfg || !priv)
  1032. return -EINVAL;
  1033. priv->esdhc_regs = (struct fsl_esdhc *)(unsigned long)(cfg->esdhc_base);
  1034. priv->bus_width = cfg->max_bus_width;
  1035. priv->sdhc_clk = cfg->sdhc_clk;
  1036. priv->wp_enable = cfg->wp_enable;
  1037. priv->vs18_enable = cfg->vs18_enable;
  1038. return 0;
  1039. };
  1040. int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
  1041. {
  1042. struct fsl_esdhc_plat *plat;
  1043. struct fsl_esdhc_priv *priv;
  1044. struct mmc *mmc;
  1045. int ret;
  1046. if (!cfg)
  1047. return -EINVAL;
  1048. priv = calloc(sizeof(struct fsl_esdhc_priv), 1);
  1049. if (!priv)
  1050. return -ENOMEM;
  1051. plat = calloc(sizeof(struct fsl_esdhc_plat), 1);
  1052. if (!plat) {
  1053. free(priv);
  1054. return -ENOMEM;
  1055. }
  1056. ret = fsl_esdhc_cfg_to_priv(cfg, priv);
  1057. if (ret) {
  1058. debug("%s xlate failure\n", __func__);
  1059. free(plat);
  1060. free(priv);
  1061. return ret;
  1062. }
  1063. ret = fsl_esdhc_init(priv, plat);
  1064. if (ret) {
  1065. debug("%s init failure\n", __func__);
  1066. free(plat);
  1067. free(priv);
  1068. return ret;
  1069. }
  1070. mmc = mmc_create(&plat->cfg, priv);
  1071. if (!mmc)
  1072. return -EIO;
  1073. priv->mmc = mmc;
  1074. return 0;
  1075. }
  1076. int fsl_esdhc_mmc_init(bd_t *bis)
  1077. {
  1078. struct fsl_esdhc_cfg *cfg;
  1079. cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
  1080. cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
  1081. cfg->sdhc_clk = gd->arch.sdhc_clk;
  1082. return fsl_esdhc_initialize(bis, cfg);
  1083. }
  1084. #endif
  1085. #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
  1086. void mmc_adapter_card_type_ident(void)
  1087. {
  1088. u8 card_id;
  1089. u8 value;
  1090. card_id = QIXIS_READ(present) & QIXIS_SDID_MASK;
  1091. gd->arch.sdhc_adapter = card_id;
  1092. switch (card_id) {
  1093. case QIXIS_ESDHC_ADAPTER_TYPE_EMMC45:
  1094. value = QIXIS_READ(brdcfg[5]);
  1095. value |= (QIXIS_DAT4 | QIXIS_DAT5_6_7);
  1096. QIXIS_WRITE(brdcfg[5], value);
  1097. break;
  1098. case QIXIS_ESDHC_ADAPTER_TYPE_SDMMC_LEGACY:
  1099. value = QIXIS_READ(pwr_ctl[1]);
  1100. value |= QIXIS_EVDD_BY_SDHC_VS;
  1101. QIXIS_WRITE(pwr_ctl[1], value);
  1102. break;
  1103. case QIXIS_ESDHC_ADAPTER_TYPE_EMMC44:
  1104. value = QIXIS_READ(brdcfg[5]);
  1105. value |= (QIXIS_SDCLKIN | QIXIS_SDCLKOUT);
  1106. QIXIS_WRITE(brdcfg[5], value);
  1107. break;
  1108. case QIXIS_ESDHC_ADAPTER_TYPE_RSV:
  1109. break;
  1110. case QIXIS_ESDHC_ADAPTER_TYPE_MMC:
  1111. break;
  1112. case QIXIS_ESDHC_ADAPTER_TYPE_SD:
  1113. break;
  1114. case QIXIS_ESDHC_NO_ADAPTER:
  1115. break;
  1116. default:
  1117. break;
  1118. }
  1119. }
  1120. #endif
  1121. #ifdef CONFIG_OF_LIBFDT
  1122. __weak int esdhc_status_fixup(void *blob, const char *compat)
  1123. {
  1124. #ifdef CONFIG_FSL_ESDHC_PIN_MUX
  1125. if (!hwconfig("esdhc")) {
  1126. do_fixup_by_compat(blob, compat, "status", "disabled",
  1127. sizeof("disabled"), 1);
  1128. return 1;
  1129. }
  1130. #endif
  1131. return 0;
  1132. }
  1133. void fdt_fixup_esdhc(void *blob, bd_t *bd)
  1134. {
  1135. const char *compat = "fsl,esdhc";
  1136. if (esdhc_status_fixup(blob, compat))
  1137. return;
  1138. #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
  1139. do_fixup_by_compat_u32(blob, compat, "peripheral-frequency",
  1140. gd->arch.sdhc_clk, 1);
  1141. #else
  1142. do_fixup_by_compat_u32(blob, compat, "clock-frequency",
  1143. gd->arch.sdhc_clk, 1);
  1144. #endif
  1145. #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
  1146. do_fixup_by_compat_u32(blob, compat, "adapter-type",
  1147. (u32)(gd->arch.sdhc_adapter), 1);
  1148. #endif
  1149. }
  1150. #endif
  1151. #if CONFIG_IS_ENABLED(DM_MMC)
  1152. #include <asm/arch/clock.h>
  1153. __weak void init_clk_usdhc(u32 index)
  1154. {
  1155. }
  1156. static int fsl_esdhc_probe(struct udevice *dev)
  1157. {
  1158. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  1159. struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
  1160. struct fsl_esdhc_priv *priv = dev_get_priv(dev);
  1161. const void *fdt = gd->fdt_blob;
  1162. int node = dev_of_offset(dev);
  1163. struct esdhc_soc_data *data =
  1164. (struct esdhc_soc_data *)dev_get_driver_data(dev);
  1165. #ifdef CONFIG_DM_REGULATOR
  1166. struct udevice *vqmmc_dev;
  1167. #endif
  1168. fdt_addr_t addr;
  1169. unsigned int val;
  1170. struct mmc *mmc;
  1171. int ret;
  1172. addr = dev_read_addr(dev);
  1173. if (addr == FDT_ADDR_T_NONE)
  1174. return -EINVAL;
  1175. priv->esdhc_regs = (struct fsl_esdhc *)addr;
  1176. priv->dev = dev;
  1177. priv->mode = -1;
  1178. if (data) {
  1179. priv->flags = data->flags;
  1180. priv->caps = data->caps;
  1181. }
  1182. val = dev_read_u32_default(dev, "bus-width", -1);
  1183. if (val == 8)
  1184. priv->bus_width = 8;
  1185. else if (val == 4)
  1186. priv->bus_width = 4;
  1187. else
  1188. priv->bus_width = 1;
  1189. val = fdtdec_get_int(fdt, node, "fsl,tuning-step", 1);
  1190. priv->tuning_step = val;
  1191. val = fdtdec_get_int(fdt, node, "fsl,tuning-start-tap",
  1192. ESDHC_TUNING_START_TAP_DEFAULT);
  1193. priv->tuning_start_tap = val;
  1194. val = fdtdec_get_int(fdt, node, "fsl,strobe-dll-delay-target",
  1195. ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_DEFAULT);
  1196. priv->strobe_dll_delay_target = val;
  1197. if (dev_read_bool(dev, "non-removable")) {
  1198. priv->non_removable = 1;
  1199. } else {
  1200. priv->non_removable = 0;
  1201. #ifdef CONFIG_DM_GPIO
  1202. gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio,
  1203. GPIOD_IS_IN);
  1204. #endif
  1205. }
  1206. priv->wp_enable = 1;
  1207. #ifdef CONFIG_DM_GPIO
  1208. ret = gpio_request_by_name(dev, "wp-gpios", 0, &priv->wp_gpio,
  1209. GPIOD_IS_IN);
  1210. if (ret)
  1211. priv->wp_enable = 0;
  1212. #endif
  1213. priv->vs18_enable = 0;
  1214. #ifdef CONFIG_DM_REGULATOR
  1215. /*
  1216. * If emmc I/O has a fixed voltage at 1.8V, this must be provided,
  1217. * otherwise, emmc will work abnormally.
  1218. */
  1219. ret = device_get_supply_regulator(dev, "vqmmc-supply", &vqmmc_dev);
  1220. if (ret) {
  1221. dev_dbg(dev, "no vqmmc-supply\n");
  1222. } else {
  1223. ret = regulator_set_enable(vqmmc_dev, true);
  1224. if (ret) {
  1225. dev_err(dev, "fail to enable vqmmc-supply\n");
  1226. return ret;
  1227. }
  1228. if (regulator_get_value(vqmmc_dev) == 1800000)
  1229. priv->vs18_enable = 1;
  1230. }
  1231. #endif
  1232. if (fdt_get_property(fdt, node, "no-1-8-v", NULL))
  1233. priv->caps &= ~(UHS_CAPS | MMC_MODE_HS200);
  1234. /*
  1235. * TODO:
  1236. * Because lack of clk driver, if SDHC clk is not enabled,
  1237. * need to enable it first before this driver is invoked.
  1238. *
  1239. * we use MXC_ESDHC_CLK to get clk freq.
  1240. * If one would like to make this function work,
  1241. * the aliases should be provided in dts as this:
  1242. *
  1243. * aliases {
  1244. * mmc0 = &usdhc1;
  1245. * mmc1 = &usdhc2;
  1246. * mmc2 = &usdhc3;
  1247. * mmc3 = &usdhc4;
  1248. * };
  1249. * Then if your board only supports mmc2 and mmc3, but we can
  1250. * correctly get the seq as 2 and 3, then let mxc_get_clock
  1251. * work as expected.
  1252. */
  1253. init_clk_usdhc(dev->seq);
  1254. priv->sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK + dev->seq);
  1255. if (priv->sdhc_clk <= 0) {
  1256. dev_err(dev, "Unable to get clk for %s\n", dev->name);
  1257. return -EINVAL;
  1258. }
  1259. ret = fsl_esdhc_init(priv, plat);
  1260. if (ret) {
  1261. dev_err(dev, "fsl_esdhc_init failure\n");
  1262. return ret;
  1263. }
  1264. mmc = &plat->mmc;
  1265. mmc->cfg = &plat->cfg;
  1266. mmc->dev = dev;
  1267. upriv->mmc = mmc;
  1268. return esdhc_init_common(priv, mmc);
  1269. }
  1270. #if CONFIG_IS_ENABLED(DM_MMC)
  1271. static int fsl_esdhc_get_cd(struct udevice *dev)
  1272. {
  1273. struct fsl_esdhc_priv *priv = dev_get_priv(dev);
  1274. return true;
  1275. return esdhc_getcd_common(priv);
  1276. }
  1277. static int fsl_esdhc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
  1278. struct mmc_data *data)
  1279. {
  1280. struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
  1281. struct fsl_esdhc_priv *priv = dev_get_priv(dev);
  1282. return esdhc_send_cmd_common(priv, &plat->mmc, cmd, data);
  1283. }
  1284. static int fsl_esdhc_set_ios(struct udevice *dev)
  1285. {
  1286. struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
  1287. struct fsl_esdhc_priv *priv = dev_get_priv(dev);
  1288. return esdhc_set_ios_common(priv, &plat->mmc);
  1289. }
  1290. static const struct dm_mmc_ops fsl_esdhc_ops = {
  1291. .get_cd = fsl_esdhc_get_cd,
  1292. .send_cmd = fsl_esdhc_send_cmd,
  1293. .set_ios = fsl_esdhc_set_ios,
  1294. #ifdef MMC_SUPPORTS_TUNING
  1295. .execute_tuning = fsl_esdhc_execute_tuning,
  1296. #endif
  1297. };
  1298. #endif
  1299. static struct esdhc_soc_data usdhc_imx7d_data = {
  1300. .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
  1301. | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200
  1302. | ESDHC_FLAG_HS400,
  1303. .caps = UHS_CAPS | MMC_MODE_HS200 | MMC_MODE_DDR_52MHz |
  1304. MMC_MODE_HS_52MHz | MMC_MODE_HS,
  1305. };
  1306. static const struct udevice_id fsl_esdhc_ids[] = {
  1307. { .compatible = "fsl,imx6ul-usdhc", },
  1308. { .compatible = "fsl,imx6sx-usdhc", },
  1309. { .compatible = "fsl,imx6sl-usdhc", },
  1310. { .compatible = "fsl,imx6q-usdhc", },
  1311. { .compatible = "fsl,imx7d-usdhc", .data = (ulong)&usdhc_imx7d_data,},
  1312. { .compatible = "fsl,imx7ulp-usdhc", },
  1313. { .compatible = "fsl,esdhc", },
  1314. { /* sentinel */ }
  1315. };
  1316. #if CONFIG_IS_ENABLED(BLK)
  1317. static int fsl_esdhc_bind(struct udevice *dev)
  1318. {
  1319. struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
  1320. return mmc_bind(dev, &plat->mmc, &plat->cfg);
  1321. }
  1322. #endif
  1323. U_BOOT_DRIVER(fsl_esdhc) = {
  1324. .name = "fsl-esdhc-mmc",
  1325. .id = UCLASS_MMC,
  1326. .of_match = fsl_esdhc_ids,
  1327. .ops = &fsl_esdhc_ops,
  1328. #if CONFIG_IS_ENABLED(BLK)
  1329. .bind = fsl_esdhc_bind,
  1330. #endif
  1331. .probe = fsl_esdhc_probe,
  1332. .platdata_auto_alloc_size = sizeof(struct fsl_esdhc_plat),
  1333. .priv_auto_alloc_size = sizeof(struct fsl_esdhc_priv),
  1334. };
  1335. #endif