clock_slice.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757
  1. /*
  2. * Copyright (C) 2015 Freescale Semiconductor, Inc.
  3. *
  4. * Author:
  5. * Peng Fan <Peng.Fan@freescale.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include <div64.h>
  11. #include <asm/io.h>
  12. #include <linux/errno.h>
  13. #include <asm/arch/imx-regs.h>
  14. #include <asm/arch/crm_regs.h>
  15. #include <asm/arch/clock.h>
  16. #include <asm/arch/sys_proto.h>
  17. struct mxc_ccm_reg *imx_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  18. static struct clk_root_map root_array[] = {
  19. {ARM_A7_CLK_ROOT, CCM_CORE_CHANNEL,
  20. {OSC_24M_CLK, PLL_ARM_MAIN_800M_CLK, PLL_ENET_MAIN_500M_CLK,
  21. PLL_DRAM_MAIN_1066M_CLK, PLL_SYS_MAIN_480M_CLK,
  22. PLL_SYS_PFD0_392M_CLK, PLL_AUDIO_MAIN_CLK, PLL_USB_MAIN_480M_CLK}
  23. },
  24. {ARM_M4_CLK_ROOT, CCM_BUS_CHANNEL,
  25. {OSC_24M_CLK, PLL_SYS_MAIN_240M_CLK, PLL_ENET_MAIN_250M_CLK,
  26. PLL_SYS_PFD2_270M_CLK, PLL_DRAM_MAIN_533M_CLK, PLL_AUDIO_MAIN_CLK,
  27. PLL_VIDEO_MAIN_CLK, PLL_USB_MAIN_480M_CLK}
  28. },
  29. {ARM_M0_CLK_ROOT, CCM_BUS_CHANNEL,
  30. {OSC_24M_CLK, PLL_SYS_MAIN_120M_CLK, PLL_ENET_MAIN_125M_CLK,
  31. PLL_SYS_PFD2_135M_CLK, PLL_DRAM_MAIN_533M_CLK, PLL_AUDIO_MAIN_CLK,
  32. PLL_VIDEO_MAIN_CLK, PLL_USB_MAIN_480M_CLK}
  33. },
  34. {MAIN_AXI_CLK_ROOT, CCM_BUS_CHANNEL,
  35. {OSC_24M_CLK, PLL_SYS_PFD1_332M_CLK, PLL_DRAM_MAIN_533M_CLK,
  36. PLL_ENET_MAIN_250M_CLK, PLL_SYS_PFD5_CLK, PLL_AUDIO_MAIN_CLK,
  37. PLL_VIDEO_MAIN_CLK, PLL_SYS_PFD7_CLK}
  38. },
  39. {DISP_AXI_CLK_ROOT, CCM_BUS_CHANNEL,
  40. {OSC_24M_CLK, PLL_SYS_PFD1_332M_CLK, PLL_DRAM_MAIN_533M_CLK,
  41. PLL_ENET_MAIN_250M_CLK, PLL_SYS_PFD6_CLK, PLL_SYS_PFD7_CLK,
  42. PLL_AUDIO_MAIN_CLK, PLL_VIDEO_MAIN_CLK}
  43. },
  44. {ENET_AXI_CLK_ROOT, CCM_IP_CHANNEL,
  45. {OSC_24M_CLK, PLL_SYS_PFD2_270M_CLK, PLL_DRAM_MAIN_533M_CLK,
  46. PLL_ENET_MAIN_250M_CLK, PLL_SYS_MAIN_240M_CLK, PLL_AUDIO_MAIN_CLK,
  47. PLL_VIDEO_MAIN_CLK, PLL_SYS_PFD4_CLK}
  48. },
  49. {NAND_USDHC_BUS_CLK_ROOT, CCM_IP_CHANNEL,
  50. {OSC_24M_CLK, PLL_SYS_PFD2_270M_CLK, PLL_DRAM_MAIN_533M_CLK,
  51. PLL_SYS_MAIN_240M_CLK, PLL_SYS_PFD2_135M_CLK, PLL_SYS_PFD6_CLK,
  52. PLL_ENET_MAIN_250M_CLK, PLL_AUDIO_MAIN_CLK}
  53. },
  54. {AHB_CLK_ROOT, CCM_AHB_CHANNEL,
  55. {OSC_24M_CLK, PLL_SYS_PFD2_270M_CLK, PLL_DRAM_MAIN_533M_CLK,
  56. PLL_SYS_PFD0_392M_CLK, PLL_ENET_MAIN_125M_CLK, PLL_USB_MAIN_480M_CLK,
  57. PLL_AUDIO_MAIN_CLK, PLL_VIDEO_MAIN_CLK}
  58. },
  59. {DRAM_PHYM_CLK_ROOT, CCM_DRAM_PHYM_CHANNEL,
  60. {PLL_DRAM_MAIN_1066M_CLK, DRAM_PHYM_ALT_CLK_ROOT}
  61. },
  62. {DRAM_CLK_ROOT, CCM_DRAM_CHANNEL,
  63. {PLL_DRAM_MAIN_1066M_CLK, DRAM_ALT_CLK_ROOT}
  64. },
  65. {DRAM_PHYM_ALT_CLK_ROOT, CCM_IP_CHANNEL,
  66. {OSC_24M_CLK, PLL_DRAM_MAIN_533M_CLK, PLL_SYS_MAIN_480M_CLK,
  67. PLL_ENET_MAIN_500M_CLK, PLL_USB_MAIN_480M_CLK, PLL_SYS_PFD7_CLK,
  68. PLL_AUDIO_MAIN_CLK, PLL_VIDEO_MAIN_CLK}
  69. },
  70. {DRAM_ALT_CLK_ROOT, CCM_IP_CHANNEL,
  71. {OSC_24M_CLK, PLL_DRAM_MAIN_533M_CLK, PLL_SYS_MAIN_480M_CLK,
  72. PLL_ENET_MAIN_500M_CLK, PLL_ENET_MAIN_250M_CLK,
  73. PLL_SYS_PFD0_392M_CLK, PLL_AUDIO_MAIN_CLK, PLL_SYS_PFD2_270M_CLK}
  74. },
  75. {USB_HSIC_CLK_ROOT, CCM_IP_CHANNEL,
  76. {OSC_24M_CLK, PLL_SYS_MAIN_480M_CLK, PLL_USB_MAIN_480M_CLK,
  77. PLL_SYS_PFD3_CLK, PLL_SYS_PFD4_CLK, PLL_SYS_PFD5_CLK,
  78. PLL_SYS_PFD6_CLK, PLL_SYS_PFD7_CLK}
  79. },
  80. {PCIE_CTRL_CLK_ROOT, CCM_IP_CHANNEL,
  81. {OSC_24M_CLK, PLL_ENET_MAIN_250M_CLK, PLL_SYS_MAIN_240M_CLK,
  82. PLL_SYS_PFD2_270M_CLK, PLL_DRAM_MAIN_533M_CLK,
  83. PLL_ENET_MAIN_500M_CLK, PLL_SYS_PFD1_332M_CLK, PLL_SYS_PFD6_CLK}
  84. },
  85. {PCIE_PHY_CLK_ROOT, CCM_IP_CHANNEL,
  86. {OSC_24M_CLK, PLL_ENET_MAIN_100M_CLK, PLL_ENET_MAIN_500M_CLK,
  87. EXT_CLK_1, EXT_CLK_2, EXT_CLK_3,
  88. EXT_CLK_4, PLL_SYS_PFD0_392M_CLK}
  89. },
  90. {EPDC_PIXEL_CLK_ROOT, CCM_IP_CHANNEL,
  91. {OSC_24M_CLK, PLL_SYS_PFD1_332M_CLK, PLL_DRAM_MAIN_533M_CLK,
  92. PLL_SYS_MAIN_480M_CLK, PLL_SYS_PFD5_CLK, PLL_SYS_PFD6_CLK,
  93. PLL_SYS_PFD7_CLK, PLL_VIDEO_MAIN_CLK}
  94. },
  95. {LCDIF_PIXEL_CLK_ROOT, CCM_IP_CHANNEL,
  96. {OSC_24M_CLK, PLL_SYS_PFD5_CLK, PLL_DRAM_MAIN_533M_CLK,
  97. EXT_CLK_3, PLL_SYS_PFD4_CLK, PLL_SYS_PFD2_270M_CLK,
  98. PLL_VIDEO_MAIN_CLK, PLL_USB_MAIN_480M_CLK}
  99. },
  100. {MIPI_DSI_EXTSER_CLK_ROOT, CCM_IP_CHANNEL,
  101. {OSC_24M_CLK, PLL_SYS_PFD5_CLK, PLL_SYS_PFD3_CLK,
  102. PLL_SYS_MAIN_480M_CLK, PLL_SYS_PFD0_196M_CLK, PLL_DRAM_MAIN_533M_CLK,
  103. PLL_VIDEO_MAIN_CLK, PLL_AUDIO_MAIN_CLK}
  104. },
  105. {MIPI_CSI_WARP_CLK_ROOT, CCM_IP_CHANNEL,
  106. {OSC_24M_CLK, PLL_SYS_PFD4_CLK, PLL_SYS_PFD3_CLK,
  107. PLL_SYS_MAIN_480M_CLK, PLL_SYS_PFD0_196M_CLK, PLL_DRAM_MAIN_533M_CLK,
  108. PLL_VIDEO_MAIN_CLK, PLL_AUDIO_MAIN_CLK}
  109. },
  110. {MIPI_DPHY_REF_CLK_ROOT, CCM_IP_CHANNEL,
  111. {OSC_24M_CLK, PLL_SYS_MAIN_120M_CLK, PLL_DRAM_MAIN_533M_CLK,
  112. PLL_SYS_PFD5_CLK, REF_1M_CLK, EXT_CLK_2,
  113. PLL_VIDEO_MAIN_CLK, EXT_CLK_3}
  114. },
  115. {SAI1_CLK_ROOT, CCM_IP_CHANNEL,
  116. {OSC_24M_CLK, PLL_SYS_PFD2_135M_CLK, PLL_AUDIO_MAIN_CLK,
  117. PLL_DRAM_MAIN_533M_CLK, PLL_VIDEO_MAIN_CLK, PLL_SYS_PFD4_CLK,
  118. PLL_ENET_MAIN_125M_CLK, EXT_CLK_2}
  119. },
  120. {SAI2_CLK_ROOT, CCM_IP_CHANNEL,
  121. {OSC_24M_CLK, PLL_SYS_PFD2_135M_CLK, PLL_AUDIO_MAIN_CLK,
  122. PLL_DRAM_MAIN_533M_CLK, PLL_VIDEO_MAIN_CLK, PLL_SYS_PFD4_CLK,
  123. PLL_ENET_MAIN_125M_CLK, EXT_CLK_2}
  124. },
  125. {SAI3_CLK_ROOT, CCM_IP_CHANNEL,
  126. {OSC_24M_CLK, PLL_SYS_PFD2_135M_CLK, PLL_AUDIO_MAIN_CLK,
  127. PLL_DRAM_MAIN_533M_CLK, PLL_VIDEO_MAIN_CLK, PLL_SYS_PFD4_CLK,
  128. PLL_ENET_MAIN_125M_CLK, EXT_CLK_3}
  129. },
  130. {SPDIF_CLK_ROOT, CCM_IP_CHANNEL,
  131. {OSC_24M_CLK, PLL_SYS_PFD2_135M_CLK, PLL_AUDIO_MAIN_CLK,
  132. PLL_DRAM_MAIN_533M_CLK, PLL_VIDEO_MAIN_CLK, PLL_SYS_PFD4_CLK,
  133. PLL_ENET_MAIN_125M_CLK, EXT_CLK_3}
  134. },
  135. {ENET1_REF_CLK_ROOT, CCM_IP_CHANNEL,
  136. {OSC_24M_CLK, PLL_ENET_MAIN_125M_CLK, PLL_ENET_MAIN_50M_CLK,
  137. PLL_ENET_MAIN_25M_CLK, PLL_SYS_MAIN_120M_CLK, PLL_AUDIO_MAIN_CLK,
  138. PLL_VIDEO_MAIN_CLK, EXT_CLK_4}
  139. },
  140. {ENET1_TIME_CLK_ROOT, CCM_IP_CHANNEL,
  141. {OSC_24M_CLK, PLL_ENET_MAIN_100M_CLK, PLL_AUDIO_MAIN_CLK,
  142. EXT_CLK_1, EXT_CLK_2, EXT_CLK_3,
  143. EXT_CLK_4, PLL_VIDEO_MAIN_CLK}
  144. },
  145. {ENET2_REF_CLK_ROOT, CCM_IP_CHANNEL,
  146. {OSC_24M_CLK, PLL_ENET_MAIN_125M_CLK, PLL_ENET_MAIN_50M_CLK,
  147. PLL_ENET_MAIN_25M_CLK, PLL_SYS_MAIN_120M_CLK, PLL_AUDIO_MAIN_CLK,
  148. PLL_VIDEO_MAIN_CLK, EXT_CLK_4}
  149. },
  150. {ENET2_TIME_CLK_ROOT, CCM_IP_CHANNEL,
  151. {OSC_24M_CLK, PLL_ENET_MAIN_100M_CLK, PLL_AUDIO_MAIN_CLK,
  152. EXT_CLK_1, EXT_CLK_2, EXT_CLK_3,
  153. EXT_CLK_4, PLL_VIDEO_MAIN_CLK}
  154. },
  155. {ENET_PHY_REF_CLK_ROOT, CCM_IP_CHANNEL,
  156. {OSC_24M_CLK, PLL_ENET_MAIN_25M_CLK, PLL_ENET_MAIN_50M_CLK,
  157. PLL_ENET_MAIN_125M_CLK, PLL_DRAM_MAIN_533M_CLK, PLL_AUDIO_MAIN_CLK,
  158. PLL_VIDEO_MAIN_CLK, PLL_SYS_PFD3_CLK}
  159. },
  160. {EIM_CLK_ROOT, CCM_IP_CHANNEL,
  161. {OSC_24M_CLK, PLL_SYS_PFD2_135M_CLK, PLL_SYS_MAIN_120M_CLK,
  162. PLL_DRAM_MAIN_533M_CLK, PLL_SYS_PFD2_270M_CLK, PLL_SYS_PFD3_CLK,
  163. PLL_ENET_MAIN_125M_CLK, PLL_USB_MAIN_480M_CLK}
  164. },
  165. {NAND_CLK_ROOT, CCM_IP_CHANNEL,
  166. {OSC_24M_CLK, PLL_SYS_MAIN_480M_CLK, PLL_DRAM_MAIN_533M_CLK,
  167. PLL_SYS_PFD0_392M_CLK, PLL_SYS_PFD3_CLK, PLL_ENET_MAIN_500M_CLK,
  168. PLL_ENET_MAIN_250M_CLK, PLL_VIDEO_MAIN_CLK}
  169. },
  170. {QSPI_CLK_ROOT, CCM_IP_CHANNEL,
  171. {OSC_24M_CLK, PLL_SYS_PFD4_CLK, PLL_DRAM_MAIN_533M_CLK,
  172. PLL_ENET_MAIN_500M_CLK, PLL_SYS_PFD3_CLK, PLL_SYS_PFD2_270M_CLK,
  173. PLL_SYS_PFD6_CLK, PLL_SYS_PFD7_CLK}
  174. },
  175. {USDHC1_CLK_ROOT, CCM_IP_CHANNEL,
  176. {OSC_24M_CLK, PLL_SYS_PFD0_392M_CLK, PLL_DRAM_MAIN_533M_CLK,
  177. PLL_ENET_MAIN_500M_CLK, PLL_SYS_PFD4_CLK, PLL_SYS_PFD2_270M_CLK,
  178. PLL_SYS_PFD6_CLK, PLL_SYS_PFD7_CLK}
  179. },
  180. {USDHC2_CLK_ROOT, CCM_IP_CHANNEL,
  181. {OSC_24M_CLK, PLL_SYS_PFD0_392M_CLK, PLL_DRAM_MAIN_533M_CLK,
  182. PLL_ENET_MAIN_500M_CLK, PLL_SYS_PFD4_CLK, PLL_SYS_PFD2_270M_CLK,
  183. PLL_SYS_PFD6_CLK, PLL_SYS_PFD7_CLK}
  184. },
  185. {USDHC3_CLK_ROOT, CCM_IP_CHANNEL,
  186. {OSC_24M_CLK, PLL_SYS_PFD0_392M_CLK, PLL_DRAM_MAIN_533M_CLK,
  187. PLL_ENET_MAIN_500M_CLK, PLL_SYS_PFD4_CLK, PLL_SYS_PFD2_270M_CLK,
  188. PLL_SYS_PFD6_CLK, PLL_SYS_PFD7_CLK}
  189. },
  190. {CAN1_CLK_ROOT, CCM_IP_CHANNEL,
  191. {OSC_24M_CLK, PLL_SYS_MAIN_120M_CLK, PLL_DRAM_MAIN_533M_CLK,
  192. PLL_SYS_MAIN_480M_CLK, PLL_ENET_MAIN_40M_CLK, PLL_USB_MAIN_480M_CLK,
  193. EXT_CLK_1, EXT_CLK_4}
  194. },
  195. {CAN2_CLK_ROOT, CCM_IP_CHANNEL,
  196. {OSC_24M_CLK, PLL_SYS_MAIN_120M_CLK, PLL_DRAM_MAIN_533M_CLK,
  197. PLL_SYS_MAIN_480M_CLK, PLL_ENET_MAIN_40M_CLK, PLL_USB_MAIN_480M_CLK,
  198. EXT_CLK_1, EXT_CLK_3}
  199. },
  200. {I2C1_CLK_ROOT, CCM_IP_CHANNEL,
  201. {OSC_24M_CLK, PLL_SYS_MAIN_120M_CLK, PLL_ENET_MAIN_50M_CLK,
  202. PLL_DRAM_MAIN_533M_CLK, PLL_AUDIO_MAIN_CLK, PLL_VIDEO_MAIN_CLK,
  203. PLL_USB_MAIN_480M_CLK, PLL_SYS_PFD2_135M_CLK}
  204. },
  205. {I2C2_CLK_ROOT, CCM_IP_CHANNEL,
  206. {OSC_24M_CLK, PLL_SYS_MAIN_120M_CLK, PLL_ENET_MAIN_50M_CLK,
  207. PLL_DRAM_MAIN_533M_CLK, PLL_AUDIO_MAIN_CLK, PLL_VIDEO_MAIN_CLK,
  208. PLL_USB_MAIN_480M_CLK, PLL_SYS_PFD2_135M_CLK}
  209. },
  210. {I2C3_CLK_ROOT, CCM_IP_CHANNEL,
  211. {OSC_24M_CLK, PLL_SYS_MAIN_120M_CLK, PLL_ENET_MAIN_50M_CLK,
  212. PLL_DRAM_MAIN_533M_CLK, PLL_AUDIO_MAIN_CLK, PLL_VIDEO_MAIN_CLK,
  213. PLL_USB_MAIN_480M_CLK, PLL_SYS_PFD2_135M_CLK}
  214. },
  215. {I2C4_CLK_ROOT, CCM_IP_CHANNEL,
  216. {OSC_24M_CLK, PLL_SYS_MAIN_120M_CLK, PLL_ENET_MAIN_50M_CLK,
  217. PLL_DRAM_MAIN_533M_CLK, PLL_AUDIO_MAIN_CLK, PLL_VIDEO_MAIN_CLK,
  218. PLL_USB_MAIN_480M_CLK, PLL_SYS_PFD2_135M_CLK}
  219. },
  220. {UART1_CLK_ROOT, CCM_IP_CHANNEL,
  221. {OSC_24M_CLK, PLL_SYS_MAIN_240M_CLK, PLL_ENET_MAIN_40M_CLK,
  222. PLL_ENET_MAIN_100M_CLK, PLL_SYS_MAIN_480M_CLK, EXT_CLK_2,
  223. EXT_CLK_4, PLL_USB_MAIN_480M_CLK}
  224. },
  225. {UART2_CLK_ROOT, CCM_IP_CHANNEL,
  226. {OSC_24M_CLK, PLL_SYS_MAIN_240M_CLK, PLL_ENET_MAIN_40M_CLK,
  227. PLL_ENET_MAIN_100M_CLK, PLL_SYS_MAIN_480M_CLK, EXT_CLK_2,
  228. EXT_CLK_3, PLL_USB_MAIN_480M_CLK}
  229. },
  230. {UART3_CLK_ROOT, CCM_IP_CHANNEL,
  231. {OSC_24M_CLK, PLL_SYS_MAIN_240M_CLK, PLL_ENET_MAIN_40M_CLK,
  232. PLL_ENET_MAIN_100M_CLK, PLL_SYS_MAIN_480M_CLK, EXT_CLK_2,
  233. EXT_CLK_4, PLL_USB_MAIN_480M_CLK}
  234. },
  235. {UART4_CLK_ROOT, CCM_IP_CHANNEL,
  236. {OSC_24M_CLK, PLL_SYS_MAIN_240M_CLK, PLL_ENET_MAIN_40M_CLK,
  237. PLL_ENET_MAIN_100M_CLK, PLL_SYS_MAIN_480M_CLK, EXT_CLK_2,
  238. EXT_CLK_3, PLL_USB_MAIN_480M_CLK}
  239. },
  240. {UART5_CLK_ROOT, CCM_IP_CHANNEL,
  241. {OSC_24M_CLK, PLL_SYS_MAIN_240M_CLK, PLL_ENET_MAIN_40M_CLK,
  242. PLL_ENET_MAIN_100M_CLK, PLL_SYS_MAIN_480M_CLK, EXT_CLK_2,
  243. EXT_CLK_4, PLL_USB_MAIN_480M_CLK}
  244. },
  245. {UART6_CLK_ROOT, CCM_IP_CHANNEL,
  246. {OSC_24M_CLK, PLL_SYS_MAIN_240M_CLK, PLL_ENET_MAIN_40M_CLK,
  247. PLL_ENET_MAIN_100M_CLK, PLL_SYS_MAIN_480M_CLK, EXT_CLK_2,
  248. EXT_CLK_3, PLL_USB_MAIN_480M_CLK}
  249. },
  250. {UART7_CLK_ROOT, CCM_IP_CHANNEL,
  251. {OSC_24M_CLK, PLL_SYS_MAIN_240M_CLK, PLL_ENET_MAIN_40M_CLK,
  252. PLL_ENET_MAIN_100M_CLK, PLL_SYS_MAIN_480M_CLK, EXT_CLK_2,
  253. EXT_CLK_4, PLL_USB_MAIN_480M_CLK}
  254. },
  255. {ECSPI1_CLK_ROOT, CCM_IP_CHANNEL,
  256. {OSC_24M_CLK, PLL_SYS_MAIN_240M_CLK, PLL_ENET_MAIN_40M_CLK,
  257. PLL_SYS_MAIN_120M_CLK, PLL_SYS_MAIN_480M_CLK, PLL_SYS_PFD4_CLK,
  258. PLL_ENET_MAIN_250M_CLK, PLL_USB_MAIN_480M_CLK}
  259. },
  260. {ECSPI2_CLK_ROOT, CCM_IP_CHANNEL,
  261. {OSC_24M_CLK, PLL_SYS_MAIN_240M_CLK, PLL_ENET_MAIN_40M_CLK,
  262. PLL_SYS_MAIN_120M_CLK, PLL_SYS_MAIN_480M_CLK, PLL_SYS_PFD4_CLK,
  263. PLL_ENET_MAIN_250M_CLK, PLL_USB_MAIN_480M_CLK}
  264. },
  265. {ECSPI3_CLK_ROOT, CCM_IP_CHANNEL,
  266. {OSC_24M_CLK, PLL_SYS_MAIN_240M_CLK, PLL_ENET_MAIN_40M_CLK,
  267. PLL_SYS_MAIN_120M_CLK, PLL_SYS_MAIN_480M_CLK, PLL_SYS_PFD4_CLK,
  268. PLL_ENET_MAIN_250M_CLK, PLL_USB_MAIN_480M_CLK}
  269. },
  270. {ECSPI4_CLK_ROOT, CCM_IP_CHANNEL,
  271. {OSC_24M_CLK, PLL_SYS_MAIN_240M_CLK, PLL_ENET_MAIN_40M_CLK,
  272. PLL_SYS_MAIN_120M_CLK, PLL_SYS_MAIN_480M_CLK, PLL_SYS_PFD4_CLK,
  273. PLL_ENET_MAIN_250M_CLK, PLL_USB_MAIN_480M_CLK}
  274. },
  275. {PWM1_CLK_ROOT, CCM_IP_CHANNEL,
  276. {OSC_24M_CLK, PLL_ENET_MAIN_100M_CLK, PLL_SYS_MAIN_120M_CLK,
  277. PLL_ENET_MAIN_40M_CLK, PLL_AUDIO_MAIN_CLK, EXT_CLK_1,
  278. REF_1M_CLK, PLL_VIDEO_MAIN_CLK}
  279. },
  280. {PWM2_CLK_ROOT, CCM_IP_CHANNEL,
  281. {OSC_24M_CLK, PLL_ENET_MAIN_100M_CLK, PLL_SYS_MAIN_120M_CLK,
  282. PLL_ENET_MAIN_40M_CLK, PLL_AUDIO_MAIN_CLK, EXT_CLK_1,
  283. REF_1M_CLK, PLL_VIDEO_MAIN_CLK}
  284. },
  285. {PWM3_CLK_ROOT, CCM_IP_CHANNEL,
  286. {OSC_24M_CLK, PLL_ENET_MAIN_100M_CLK, PLL_SYS_MAIN_120M_CLK,
  287. PLL_ENET_MAIN_40M_CLK, PLL_AUDIO_MAIN_CLK, EXT_CLK_2,
  288. REF_1M_CLK, PLL_VIDEO_MAIN_CLK}
  289. },
  290. {PWM4_CLK_ROOT, CCM_IP_CHANNEL,
  291. {OSC_24M_CLK, PLL_ENET_MAIN_100M_CLK, PLL_SYS_MAIN_120M_CLK,
  292. PLL_ENET_MAIN_40M_CLK, PLL_AUDIO_MAIN_CLK, EXT_CLK_2,
  293. REF_1M_CLK, PLL_VIDEO_MAIN_CLK}
  294. },
  295. {FLEXTIMER1_CLK_ROOT, CCM_IP_CHANNEL,
  296. {OSC_24M_CLK, PLL_ENET_MAIN_100M_CLK, PLL_SYS_MAIN_120M_CLK,
  297. PLL_ENET_MAIN_40M_CLK, PLL_AUDIO_MAIN_CLK, EXT_CLK_3,
  298. REF_1M_CLK, PLL_VIDEO_MAIN_CLK}
  299. },
  300. {FLEXTIMER2_CLK_ROOT, CCM_IP_CHANNEL,
  301. {OSC_24M_CLK, PLL_ENET_MAIN_100M_CLK, PLL_SYS_MAIN_120M_CLK,
  302. PLL_ENET_MAIN_40M_CLK, PLL_AUDIO_MAIN_CLK, EXT_CLK_3,
  303. REF_1M_CLK, PLL_VIDEO_MAIN_CLK}
  304. },
  305. {SIM1_CLK_ROOT, CCM_IP_CHANNEL,
  306. {OSC_24M_CLK, PLL_SYS_PFD2_135M_CLK, PLL_SYS_MAIN_120M_CLK,
  307. PLL_DRAM_MAIN_533M_CLK, PLL_USB_MAIN_480M_CLK, PLL_AUDIO_MAIN_CLK,
  308. PLL_ENET_MAIN_125M_CLK, PLL_SYS_PFD7_CLK}
  309. },
  310. {SIM2_CLK_ROOT, CCM_IP_CHANNEL,
  311. {OSC_24M_CLK, PLL_SYS_PFD2_135M_CLK, PLL_SYS_MAIN_120M_CLK,
  312. PLL_DRAM_MAIN_533M_CLK, PLL_USB_MAIN_480M_CLK, PLL_VIDEO_MAIN_CLK,
  313. PLL_ENET_MAIN_125M_CLK, PLL_SYS_PFD7_CLK}
  314. },
  315. {GPT1_CLK_ROOT, CCM_IP_CHANNEL,
  316. {OSC_24M_CLK, PLL_ENET_MAIN_100M_CLK, PLL_SYS_PFD0_392M_CLK,
  317. PLL_ENET_MAIN_40M_CLK, PLL_VIDEO_MAIN_CLK, REF_1M_CLK,
  318. PLL_AUDIO_MAIN_CLK, EXT_CLK_1}
  319. },
  320. {GPT2_CLK_ROOT, CCM_IP_CHANNEL,
  321. {OSC_24M_CLK, PLL_ENET_MAIN_100M_CLK, PLL_SYS_PFD0_392M_CLK,
  322. PLL_ENET_MAIN_40M_CLK, PLL_VIDEO_MAIN_CLK, REF_1M_CLK,
  323. PLL_AUDIO_MAIN_CLK, EXT_CLK_2}
  324. },
  325. {GPT3_CLK_ROOT, CCM_IP_CHANNEL,
  326. {OSC_24M_CLK, PLL_ENET_MAIN_100M_CLK, PLL_SYS_PFD0_392M_CLK,
  327. PLL_ENET_MAIN_40M_CLK, PLL_VIDEO_MAIN_CLK, REF_1M_CLK,
  328. PLL_AUDIO_MAIN_CLK, EXT_CLK_3}
  329. },
  330. {GPT4_CLK_ROOT, CCM_IP_CHANNEL,
  331. {OSC_24M_CLK, PLL_ENET_MAIN_100M_CLK, PLL_SYS_PFD0_392M_CLK,
  332. PLL_ENET_MAIN_40M_CLK, PLL_VIDEO_MAIN_CLK, REF_1M_CLK,
  333. PLL_AUDIO_MAIN_CLK, EXT_CLK_4}
  334. },
  335. {TRACE_CLK_ROOT, CCM_IP_CHANNEL,
  336. {OSC_24M_CLK, PLL_SYS_PFD2_135M_CLK, PLL_SYS_MAIN_120M_CLK,
  337. PLL_DRAM_MAIN_533M_CLK, PLL_ENET_MAIN_125M_CLK, PLL_USB_MAIN_480M_CLK,
  338. EXT_CLK_1, EXT_CLK_3}
  339. },
  340. {WDOG_CLK_ROOT, CCM_IP_CHANNEL,
  341. {OSC_24M_CLK, PLL_SYS_PFD2_135M_CLK, PLL_SYS_MAIN_120M_CLK,
  342. PLL_DRAM_MAIN_533M_CLK, PLL_ENET_MAIN_125M_CLK, PLL_USB_MAIN_480M_CLK,
  343. REF_1M_CLK, PLL_SYS_PFD1_166M_CLK}
  344. },
  345. {CSI_MCLK_CLK_ROOT, CCM_IP_CHANNEL,
  346. {OSC_24M_CLK, PLL_SYS_PFD2_135M_CLK, PLL_SYS_MAIN_120M_CLK,
  347. PLL_DRAM_MAIN_533M_CLK, PLL_ENET_MAIN_125M_CLK, PLL_AUDIO_MAIN_CLK,
  348. PLL_VIDEO_MAIN_CLK, PLL_USB_MAIN_480M_CLK}
  349. },
  350. {AUDIO_MCLK_CLK_ROOT, CCM_IP_CHANNEL,
  351. {OSC_24M_CLK, PLL_SYS_PFD2_135M_CLK, PLL_SYS_MAIN_120M_CLK,
  352. PLL_DRAM_MAIN_533M_CLK, PLL_ENET_MAIN_125M_CLK, PLL_AUDIO_MAIN_CLK,
  353. PLL_VIDEO_MAIN_CLK, PLL_USB_MAIN_480M_CLK}
  354. },
  355. {WRCLK_CLK_ROOT, CCM_IP_CHANNEL,
  356. {OSC_24M_CLK, PLL_ENET_MAIN_40M_CLK, PLL_DRAM_MAIN_533M_CLK,
  357. PLL_USB_MAIN_480M_CLK, PLL_SYS_MAIN_240M_CLK, PLL_SYS_PFD2_270M_CLK,
  358. PLL_ENET_MAIN_500M_CLK, PLL_SYS_PFD7_CLK}
  359. },
  360. {IPP_DO_CLKO1, CCM_IP_CHANNEL,
  361. {OSC_24M_CLK, PLL_SYS_MAIN_480M_CLK, PLL_SYS_MAIN_240M_CLK,
  362. PLL_SYS_PFD0_196M_CLK, PLL_SYS_PFD3_CLK, PLL_ENET_MAIN_500M_CLK,
  363. PLL_DRAM_MAIN_533M_CLK, REF_1M_CLK}
  364. },
  365. {IPP_DO_CLKO2, CCM_IP_CHANNEL,
  366. {OSC_24M_CLK, PLL_SYS_MAIN_240M_CLK, PLL_SYS_PFD0_392M_CLK,
  367. PLL_SYS_PFD1_166M_CLK, PLL_SYS_PFD4_CLK, PLL_AUDIO_MAIN_CLK,
  368. PLL_VIDEO_MAIN_CLK, OSC_32K_CLK}
  369. },
  370. };
  371. /* select which entry of root_array */
  372. static int select(enum clk_root_index clock_id)
  373. {
  374. int i, size;
  375. struct clk_root_map *p = root_array;
  376. size = ARRAY_SIZE(root_array);
  377. for (i = 0; i < size; i++, p++) {
  378. if (clock_id == p->entry)
  379. return i;
  380. }
  381. return -EINVAL;
  382. }
  383. static int src_supported(int entry, enum clk_root_src clock_src)
  384. {
  385. int i, size;
  386. struct clk_root_map *p = &root_array[entry];
  387. if ((p->type == CCM_DRAM_PHYM_CHANNEL) || (p->type == CCM_DRAM_CHANNEL))
  388. size = 2;
  389. else
  390. size = 8;
  391. for (i = 0; i < size; i++) {
  392. if (p->src_mux[i] == clock_src)
  393. return i;
  394. }
  395. return -EINVAL;
  396. }
  397. /* Set src for clock root slice. */
  398. int clock_set_src(enum clk_root_index clock_id, enum clk_root_src clock_src)
  399. {
  400. int root_entry, src_entry;
  401. u32 reg;
  402. if (clock_id >= CLK_ROOT_MAX)
  403. return -EINVAL;
  404. root_entry = select(clock_id);
  405. if (root_entry < 0)
  406. return -EINVAL;
  407. src_entry = src_supported(root_entry, clock_src);
  408. if (src_entry < 0)
  409. return -EINVAL;
  410. reg = __raw_readl(&imx_ccm->root[clock_id].target_root);
  411. reg &= ~CLK_ROOT_MUX_MASK;
  412. reg |= src_entry << CLK_ROOT_MUX_SHIFT;
  413. __raw_writel(reg, &imx_ccm->root[clock_id].target_root);
  414. return 0;
  415. }
  416. /* Get src of a clock root slice. */
  417. int clock_get_src(enum clk_root_index clock_id, enum clk_root_src *p_clock_src)
  418. {
  419. u32 val;
  420. int root_entry;
  421. struct clk_root_map *p;
  422. if (clock_id >= CLK_ROOT_MAX)
  423. return -EINVAL;
  424. val = __raw_readl(&imx_ccm->root[clock_id].target_root);
  425. val &= CLK_ROOT_MUX_MASK;
  426. val >>= CLK_ROOT_MUX_SHIFT;
  427. root_entry = select(clock_id);
  428. if (root_entry < 0)
  429. return -EINVAL;
  430. p = &root_array[root_entry];
  431. *p_clock_src = p->src_mux[val];
  432. return 0;
  433. }
  434. int clock_set_prediv(enum clk_root_index clock_id, enum root_pre_div pre_div)
  435. {
  436. int root_entry;
  437. struct clk_root_map *p;
  438. u32 reg;
  439. if (clock_id >= CLK_ROOT_MAX)
  440. return -EINVAL;
  441. root_entry = select(clock_id);
  442. if (root_entry < 0)
  443. return -EINVAL;
  444. p = &root_array[root_entry];
  445. if ((p->type == CCM_CORE_CHANNEL) ||
  446. (p->type == CCM_DRAM_PHYM_CHANNEL) ||
  447. (p->type == CCM_DRAM_CHANNEL)) {
  448. if (pre_div != CLK_ROOT_PRE_DIV1) {
  449. printf("Error pre div!\n");
  450. return -EINVAL;
  451. }
  452. }
  453. reg = __raw_readl(&imx_ccm->root[clock_id].target_root);
  454. reg &= ~CLK_ROOT_PRE_DIV_MASK;
  455. reg |= pre_div << CLK_ROOT_PRE_DIV_SHIFT;
  456. __raw_writel(reg, &imx_ccm->root[clock_id].target_root);
  457. return 0;
  458. }
  459. int clock_get_prediv(enum clk_root_index clock_id, enum root_pre_div *pre_div)
  460. {
  461. u32 val;
  462. int root_entry;
  463. struct clk_root_map *p;
  464. if (clock_id >= CLK_ROOT_MAX)
  465. return -EINVAL;
  466. root_entry = select(clock_id);
  467. if (root_entry < 0)
  468. return -EINVAL;
  469. p = &root_array[root_entry];
  470. if ((p->type == CCM_CORE_CHANNEL) ||
  471. (p->type == CCM_DRAM_PHYM_CHANNEL) ||
  472. (p->type == CCM_DRAM_CHANNEL)) {
  473. *pre_div = 0;
  474. return 0;
  475. }
  476. val = __raw_readl(&imx_ccm->root[clock_id].target_root);
  477. val &= CLK_ROOT_PRE_DIV_MASK;
  478. val >>= CLK_ROOT_PRE_DIV_SHIFT;
  479. *pre_div = val;
  480. return 0;
  481. }
  482. int clock_set_postdiv(enum clk_root_index clock_id, enum root_post_div div)
  483. {
  484. u32 reg;
  485. if (clock_id >= CLK_ROOT_MAX)
  486. return -EINVAL;
  487. if (clock_id == DRAM_PHYM_CLK_ROOT) {
  488. if (div != CLK_ROOT_POST_DIV1) {
  489. printf("Error post div!\n");
  490. return -EINVAL;
  491. }
  492. }
  493. /* Only 3 bit post div. */
  494. if ((clock_id == DRAM_CLK_ROOT) && (div > CLK_ROOT_POST_DIV7)) {
  495. printf("Error post div!\n");
  496. return -EINVAL;
  497. }
  498. reg = __raw_readl(&imx_ccm->root[clock_id].target_root);
  499. reg &= ~CLK_ROOT_POST_DIV_MASK;
  500. reg |= div << CLK_ROOT_POST_DIV_SHIFT;
  501. __raw_writel(reg, &imx_ccm->root[clock_id].target_root);
  502. return 0;
  503. }
  504. int clock_get_postdiv(enum clk_root_index clock_id, enum root_post_div *div)
  505. {
  506. u32 val;
  507. if (clock_id >= CLK_ROOT_MAX)
  508. return -EINVAL;
  509. if (clock_id == DRAM_PHYM_CLK_ROOT) {
  510. *div = 0;
  511. return 0;
  512. }
  513. val = __raw_readl(&imx_ccm->root[clock_id].target_root);
  514. if (clock_id == DRAM_CLK_ROOT)
  515. val &= DRAM_CLK_ROOT_POST_DIV_MASK;
  516. else
  517. val &= CLK_ROOT_POST_DIV_MASK;
  518. val >>= CLK_ROOT_POST_DIV_SHIFT;
  519. *div = val;
  520. return 0;
  521. }
  522. int clock_set_autopostdiv(enum clk_root_index clock_id, enum root_auto_div div,
  523. int auto_en)
  524. {
  525. u32 val;
  526. int root_entry;
  527. struct clk_root_map *p;
  528. if (clock_id >= CLK_ROOT_MAX)
  529. return -EINVAL;
  530. root_entry = select(clock_id);
  531. if (root_entry < 0)
  532. return -EINVAL;
  533. p = &root_array[root_entry];
  534. if ((p->type != CCM_BUS_CHANNEL) && (p->type != CCM_AHB_CHANNEL)) {
  535. printf("Auto postdiv not supported.!\n");
  536. return -EINVAL;
  537. }
  538. /*
  539. * Each time only one filed can be changed, no use target_root_set.
  540. */
  541. val = __raw_readl(&imx_ccm->root[clock_id].target_root);
  542. val &= ~CLK_ROOT_AUTO_DIV_MASK;
  543. val |= (div << CLK_ROOT_AUTO_DIV_SHIFT);
  544. if (auto_en)
  545. val |= CLK_ROOT_AUTO_EN;
  546. else
  547. val &= ~CLK_ROOT_AUTO_EN;
  548. __raw_writel(val, &imx_ccm->root[clock_id].target_root);
  549. return 0;
  550. }
  551. int clock_get_autopostdiv(enum clk_root_index clock_id, enum root_auto_div *div,
  552. int *auto_en)
  553. {
  554. u32 val;
  555. int root_entry;
  556. struct clk_root_map *p;
  557. if (clock_id >= CLK_ROOT_MAX)
  558. return -EINVAL;
  559. root_entry = select(clock_id);
  560. if (root_entry < 0)
  561. return -EINVAL;
  562. p = &root_array[root_entry];
  563. /*
  564. * Only bus/ahb channel supports auto div.
  565. * If unsupported, just set auto_en and div with 0.
  566. */
  567. if ((p->type != CCM_BUS_CHANNEL) && (p->type != CCM_AHB_CHANNEL)) {
  568. *auto_en = 0;
  569. *div = 0;
  570. return 0;
  571. }
  572. val = __raw_readl(&imx_ccm->root[clock_id].target_root);
  573. if ((val & CLK_ROOT_AUTO_EN_MASK) == 0)
  574. *auto_en = 0;
  575. else
  576. *auto_en = 1;
  577. val &= CLK_ROOT_AUTO_DIV_MASK;
  578. val >>= CLK_ROOT_AUTO_DIV_SHIFT;
  579. *div = val;
  580. return 0;
  581. }
  582. int clock_get_target_val(enum clk_root_index clock_id, u32 *val)
  583. {
  584. if (clock_id >= CLK_ROOT_MAX)
  585. return -EINVAL;
  586. *val = __raw_readl(&imx_ccm->root[clock_id].target_root);
  587. return 0;
  588. }
  589. int clock_set_target_val(enum clk_root_index clock_id, u32 val)
  590. {
  591. if (clock_id >= CLK_ROOT_MAX)
  592. return -EINVAL;
  593. __raw_writel(val, &imx_ccm->root[clock_id].target_root);
  594. return 0;
  595. }
  596. /* Auto_div and auto_en is ignored, they are rarely used. */
  597. int clock_root_cfg(enum clk_root_index clock_id, enum root_pre_div pre_div,
  598. enum root_post_div post_div, enum clk_root_src clock_src)
  599. {
  600. u32 val;
  601. int root_entry, src_entry;
  602. struct clk_root_map *p;
  603. if (clock_id >= CLK_ROOT_MAX)
  604. return -EINVAL;
  605. root_entry = select(clock_id);
  606. if (root_entry < 0)
  607. return -EINVAL;
  608. p = &root_array[root_entry];
  609. if ((p->type == CCM_CORE_CHANNEL) ||
  610. (p->type == CCM_DRAM_PHYM_CHANNEL) ||
  611. (p->type == CCM_DRAM_CHANNEL)) {
  612. if (pre_div != CLK_ROOT_PRE_DIV1) {
  613. printf("Error pre div!\n");
  614. return -EINVAL;
  615. }
  616. }
  617. /* Only 3 bit post div. */
  618. if (p->type == CCM_DRAM_CHANNEL) {
  619. if (post_div > CLK_ROOT_POST_DIV7) {
  620. printf("Error post div!\n");
  621. return -EINVAL;
  622. }
  623. }
  624. if (p->type == CCM_DRAM_PHYM_CHANNEL) {
  625. if (post_div != CLK_ROOT_POST_DIV1) {
  626. printf("Error post div!\n");
  627. return -EINVAL;
  628. }
  629. }
  630. src_entry = src_supported(root_entry, clock_src);
  631. if (src_entry < 0)
  632. return -EINVAL;
  633. val = CLK_ROOT_ON | pre_div << CLK_ROOT_PRE_DIV_SHIFT |
  634. post_div << CLK_ROOT_POST_DIV_SHIFT |
  635. src_entry << CLK_ROOT_MUX_SHIFT;
  636. __raw_writel(val, &imx_ccm->root[clock_id].target_root);
  637. return 0;
  638. }
  639. int clock_root_enabled(enum clk_root_index clock_id)
  640. {
  641. u32 val;
  642. if (clock_id >= CLK_ROOT_MAX)
  643. return -EINVAL;
  644. /*
  645. * No enable bit for DRAM controller and PHY. Just return enabled.
  646. */
  647. if ((clock_id == DRAM_PHYM_CLK_ROOT) || (clock_id == DRAM_CLK_ROOT))
  648. return 1;
  649. val = __raw_readl(&imx_ccm->root[clock_id].target_root);
  650. return (val & CLK_ROOT_ENABLE_MASK) ? 1 : 0;
  651. }
  652. /* CCGR gate operation */
  653. int clock_enable(enum clk_ccgr_index index, bool enable)
  654. {
  655. if (index >= CCGR_MAX)
  656. return -EINVAL;
  657. if (enable)
  658. __raw_writel(CCM_CLK_ON_MSK,
  659. &imx_ccm->ccgr_array[index].ccgr_set);
  660. else
  661. __raw_writel(CCM_CLK_ON_MSK,
  662. &imx_ccm->ccgr_array[index].ccgr_clr);
  663. return 0;
  664. }