start.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535
  1. /*
  2. * armboot - Startup Code for ARM720 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <config.h>
  26. #include <version.h>
  27. #include <asm/hardware.h>
  28. /*
  29. *************************************************************************
  30. *
  31. * Jump vector table as in table 3.1 in [1]
  32. *
  33. *************************************************************************
  34. */
  35. .globl _start
  36. _start: b reset
  37. ldr pc, _undefined_instruction
  38. ldr pc, _software_interrupt
  39. ldr pc, _prefetch_abort
  40. ldr pc, _data_abort
  41. ldr pc, _not_used
  42. ldr pc, _irq
  43. ldr pc, _fiq
  44. _undefined_instruction: .word undefined_instruction
  45. _software_interrupt: .word software_interrupt
  46. _prefetch_abort: .word prefetch_abort
  47. _data_abort: .word data_abort
  48. _not_used: .word not_used
  49. _irq: .word irq
  50. _fiq: .word fiq
  51. .balignl 16,0xdeadbeef
  52. /*
  53. *************************************************************************
  54. *
  55. * Startup Code (reset vector)
  56. *
  57. * do important init only if we don't start from RAM!
  58. * relocate armboot to ram
  59. * setup stack
  60. * jump to second stage
  61. *
  62. *************************************************************************
  63. */
  64. _TEXT_BASE:
  65. .word TEXT_BASE
  66. .globl _armboot_start
  67. _armboot_start:
  68. .word _start
  69. /*
  70. * These are defined in the board-specific linker script.
  71. */
  72. .globl _bss_start
  73. _bss_start:
  74. .word __bss_start
  75. .globl _bss_end
  76. _bss_end:
  77. .word _end
  78. #ifdef CONFIG_USE_IRQ
  79. /* IRQ stack memory (calculated at run-time) */
  80. .globl IRQ_STACK_START
  81. IRQ_STACK_START:
  82. .word 0x0badc0de
  83. /* IRQ stack memory (calculated at run-time) */
  84. .globl FIQ_STACK_START
  85. FIQ_STACK_START:
  86. .word 0x0badc0de
  87. #endif
  88. /*
  89. * the actual reset code
  90. */
  91. reset:
  92. /*
  93. * set the cpu to SVC32 mode
  94. */
  95. mrs r0,cpsr
  96. bic r0,r0,#0x1f
  97. orr r0,r0,#0x13
  98. msr cpsr,r0
  99. /*
  100. * we do sys-critical inits only at reboot,
  101. * not when booting from ram!
  102. */
  103. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  104. bl cpu_init_crit
  105. #endif
  106. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  107. relocate: /* relocate U-Boot to RAM */
  108. adr r0, _start /* r0 <- current position of code */
  109. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  110. cmp r0, r1 /* don't reloc during debug */
  111. beq stack_setup
  112. #if TEXT_BASE
  113. ldr r2, =0x0 /* Relocate the exception vectors */
  114. cmp r1, r2 /* and associated data to address */
  115. ldmneia r0!, {r3-r10} /* 0x0. Do nothing if TEXT_BASE is */
  116. stmneia r2!, {r3-r10} /* 0x0. Copy the first 15 words. */
  117. ldmneia r0, {r3-r9}
  118. stmneia r2, {r3-r9}
  119. adrne r0, _start /* restore r0 */
  120. #endif
  121. ldr r2, _armboot_start
  122. ldr r3, _bss_start
  123. sub r2, r3, r2 /* r2 <- size of armboot */
  124. add r2, r0, r2 /* r2 <- source end address */
  125. copy_loop:
  126. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  127. stmia r1!, {r3-r10} /* copy to target address [r1] */
  128. cmp r0, r2 /* until source end addreee [r2] */
  129. ble copy_loop
  130. #endif /* CONFIG_SKIP_RELOCATE_UBOOT */
  131. /* Set up the stack */
  132. stack_setup:
  133. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  134. sub r0, r0, #CFG_MALLOC_LEN /* malloc area */
  135. sub r0, r0, #CFG_GBL_DATA_SIZE /* bdinfo */
  136. #ifdef CONFIG_USE_IRQ
  137. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  138. #endif
  139. sub sp, r0, #12 /* leave 3 words for abort-stack */
  140. clear_bss:
  141. ldr r0, _bss_start /* find start of bss segment */
  142. ldr r1, _bss_end /* stop here */
  143. mov r2, #0x00000000 /* clear */
  144. clbss_l:str r2, [r0] /* clear loop... */
  145. add r0, r0, #4
  146. cmp r0, r1
  147. ble clbss_l
  148. ldr pc, _start_armboot
  149. _start_armboot: .word start_armboot
  150. /*
  151. *************************************************************************
  152. *
  153. * CPU_init_critical registers
  154. *
  155. * setup important registers
  156. * setup memory timing
  157. *
  158. *************************************************************************
  159. */
  160. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312)
  161. /* Interupt-Controller base addresses */
  162. INTMR1: .word 0x80000280 @ 32 bit size
  163. INTMR2: .word 0x80001280 @ 16 bit size
  164. INTMR3: .word 0x80002280 @ 8 bit size
  165. /* SYSCONs */
  166. SYSCON1: .word 0x80000100
  167. SYSCON2: .word 0x80001100
  168. SYSCON3: .word 0x80002200
  169. #define CLKCTL 0x6 /* mask */
  170. #define CLKCTL_18 0x0 /* 18.432 MHz */
  171. #define CLKCTL_36 0x2 /* 36.864 MHz */
  172. #define CLKCTL_49 0x4 /* 49.152 MHz */
  173. #define CLKCTL_73 0x6 /* 73.728 MHz */
  174. #endif
  175. cpu_init_crit:
  176. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312)
  177. /*
  178. * mask all IRQs by clearing all bits in the INTMRs
  179. */
  180. mov r1, #0x00
  181. ldr r0, INTMR1
  182. str r1, [r0]
  183. ldr r0, INTMR2
  184. str r1, [r0]
  185. ldr r0, INTMR3
  186. str r1, [r0]
  187. /*
  188. * flush v4 I/D caches
  189. */
  190. mov r0, #0
  191. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  192. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  193. /*
  194. * disable MMU stuff and caches
  195. */
  196. mrc p15,0,r0,c1,c0
  197. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  198. bic r0, r0, #0x0000008f @ clear bits 7, 3:0 (B--- WCAM)
  199. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  200. mcr p15,0,r0,c1,c0
  201. #elif defined(CONFIG_NETARM)
  202. /*
  203. * prior to software reset : need to set pin PORTC4 to be *HRESET
  204. */
  205. ldr r0, =NETARM_GEN_MODULE_BASE
  206. ldr r1, =(NETARM_GEN_PORT_MODE(0x10) | \
  207. NETARM_GEN_PORT_DIR(0x10))
  208. str r1, [r0, #+NETARM_GEN_PORTC]
  209. /*
  210. * software reset : see HW Ref. Guide 8.2.4 : Software Service register
  211. * for an explanation of this process
  212. */
  213. ldr r0, =NETARM_GEN_MODULE_BASE
  214. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  215. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  216. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  217. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  218. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  219. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  220. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  221. str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
  222. /*
  223. * setup PLL and System Config
  224. */
  225. ldr r0, =NETARM_GEN_MODULE_BASE
  226. ldr r1, =( NETARM_GEN_SYS_CFG_LENDIAN | \
  227. NETARM_GEN_SYS_CFG_BUSFULL | \
  228. NETARM_GEN_SYS_CFG_USER_EN | \
  229. NETARM_GEN_SYS_CFG_ALIGN_ABORT | \
  230. NETARM_GEN_SYS_CFG_BUSARB_INT | \
  231. NETARM_GEN_SYS_CFG_BUSMON_EN )
  232. str r1, [r0, #+NETARM_GEN_SYSTEM_CONTROL]
  233. ldr r1, =( NETARM_GEN_PLL_CTL_PLLCNT(NETARM_PLL_COUNT_VAL) | \
  234. NETARM_GEN_PLL_CTL_POLTST_DEF | \
  235. NETARM_GEN_PLL_CTL_INDIV(1) | \
  236. NETARM_GEN_PLL_CTL_ICP_DEF | \
  237. NETARM_GEN_PLL_CTL_OUTDIV(2) )
  238. str r1, [r0, #+NETARM_GEN_PLL_CONTROL]
  239. /*
  240. * mask all IRQs by clearing all bits in the INTMRs
  241. */
  242. mov r1, #0
  243. ldr r0, =NETARM_GEN_MODULE_BASE
  244. str r1, [r0, #+NETARM_GEN_INTR_ENABLE]
  245. #elif defined(CONFIG_S3C4510B)
  246. /*
  247. * Mask off all IRQ sources
  248. */
  249. ldr r1, =REG_INTMASK
  250. ldr r0, =0x3FFFFF
  251. str r0, [r1]
  252. /*
  253. * Disable Cache
  254. */
  255. ldr r0, =REG_SYSCFG
  256. ldr r1, =0x83ffffa0 /* cache-disabled */
  257. str r1, [r0]
  258. #else
  259. #error No cpu_init_crit() defined for current CPU type
  260. #endif
  261. #ifdef CONFIG_ARM7_REVD
  262. /* set clock speed */
  263. /* !!! we run @ 36 MHz due to a hardware flaw in Rev. D processors */
  264. /* !!! not doing DRAM refresh properly! */
  265. ldr r0, SYSCON3
  266. ldr r1, [r0]
  267. bic r1, r1, #CLKCTL
  268. orr r1, r1, #CLKCTL_36
  269. str r1, [r0]
  270. #endif
  271. /*
  272. * before relocating, we have to setup RAM timing
  273. * because memory timing is board-dependent, you will
  274. * find a lowlevel_init.S in your board directory.
  275. */
  276. mov ip, lr
  277. bl lowlevel_init
  278. mov lr, ip
  279. mov pc, lr
  280. /*
  281. *************************************************************************
  282. *
  283. * Interrupt handling
  284. *
  285. *************************************************************************
  286. */
  287. @
  288. @ IRQ stack frame.
  289. @
  290. #define S_FRAME_SIZE 72
  291. #define S_OLD_R0 68
  292. #define S_PSR 64
  293. #define S_PC 60
  294. #define S_LR 56
  295. #define S_SP 52
  296. #define S_IP 48
  297. #define S_FP 44
  298. #define S_R10 40
  299. #define S_R9 36
  300. #define S_R8 32
  301. #define S_R7 28
  302. #define S_R6 24
  303. #define S_R5 20
  304. #define S_R4 16
  305. #define S_R3 12
  306. #define S_R2 8
  307. #define S_R1 4
  308. #define S_R0 0
  309. #define MODE_SVC 0x13
  310. #define I_BIT 0x80
  311. /*
  312. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  313. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  314. */
  315. .macro bad_save_user_regs
  316. sub sp, sp, #S_FRAME_SIZE
  317. stmia sp, {r0 - r12} @ Calling r0-r12
  318. add r8, sp, #S_PC
  319. ldr r2, _armboot_start
  320. sub r2, r2, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
  321. sub r2, r2, #(CFG_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  322. ldmia r2, {r2 - r4} @ get pc, cpsr, old_r0
  323. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  324. add r5, sp, #S_SP
  325. mov r1, lr
  326. stmia r5, {r0 - r4} @ save sp_SVC, lr_SVC, pc, cpsr, old_r
  327. mov r0, sp
  328. .endm
  329. .macro irq_save_user_regs
  330. sub sp, sp, #S_FRAME_SIZE
  331. stmia sp, {r0 - r12} @ Calling r0-r12
  332. add r8, sp, #S_PC
  333. stmdb r8, {sp, lr}^ @ Calling SP, LR
  334. str lr, [r8, #0] @ Save calling PC
  335. mrs r6, spsr
  336. str r6, [r8, #4] @ Save CPSR
  337. str r0, [r8, #8] @ Save OLD_R0
  338. mov r0, sp
  339. .endm
  340. .macro irq_restore_user_regs
  341. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  342. mov r0, r0
  343. ldr lr, [sp, #S_PC] @ Get PC
  344. add sp, sp, #S_FRAME_SIZE
  345. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  346. .endm
  347. .macro get_bad_stack
  348. ldr r13, _armboot_start @ setup our mode stack
  349. sub r13, r13, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
  350. sub r13, r13, #(CFG_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
  351. str lr, [r13] @ save caller lr / spsr
  352. mrs lr, spsr
  353. str lr, [r13, #4]
  354. mov r13, #MODE_SVC @ prepare SVC-Mode
  355. msr spsr_c, r13
  356. mov lr, pc
  357. movs pc, lr
  358. .endm
  359. .macro get_irq_stack @ setup IRQ stack
  360. ldr sp, IRQ_STACK_START
  361. .endm
  362. .macro get_fiq_stack @ setup FIQ stack
  363. ldr sp, FIQ_STACK_START
  364. .endm
  365. /*
  366. * exception handlers
  367. */
  368. .align 5
  369. undefined_instruction:
  370. get_bad_stack
  371. bad_save_user_regs
  372. bl do_undefined_instruction
  373. .align 5
  374. software_interrupt:
  375. get_bad_stack
  376. bad_save_user_regs
  377. bl do_software_interrupt
  378. .align 5
  379. prefetch_abort:
  380. get_bad_stack
  381. bad_save_user_regs
  382. bl do_prefetch_abort
  383. .align 5
  384. data_abort:
  385. get_bad_stack
  386. bad_save_user_regs
  387. bl do_data_abort
  388. .align 5
  389. not_used:
  390. get_bad_stack
  391. bad_save_user_regs
  392. bl do_not_used
  393. #ifdef CONFIG_USE_IRQ
  394. .align 5
  395. irq:
  396. get_irq_stack
  397. irq_save_user_regs
  398. bl do_irq
  399. irq_restore_user_regs
  400. .align 5
  401. fiq:
  402. get_fiq_stack
  403. /* someone ought to write a more effiction fiq_save_user_regs */
  404. irq_save_user_regs
  405. bl do_fiq
  406. irq_restore_user_regs
  407. #else
  408. .align 5
  409. irq:
  410. get_bad_stack
  411. bad_save_user_regs
  412. bl do_irq
  413. .align 5
  414. fiq:
  415. get_bad_stack
  416. bad_save_user_regs
  417. bl do_fiq
  418. #endif
  419. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312)
  420. .align 5
  421. .globl reset_cpu
  422. reset_cpu:
  423. mov ip, #0
  424. mcr p15, 0, ip, c7, c7, 0 @ invalidate cache
  425. mcr p15, 0, ip, c8, c7, 0 @ flush TLB (v4)
  426. mrc p15, 0, ip, c1, c0, 0 @ get ctrl register
  427. bic ip, ip, #0x000f @ ............wcam
  428. bic ip, ip, #0x2100 @ ..v....s........
  429. mcr p15, 0, ip, c1, c0, 0 @ ctrl register
  430. mov pc, r0
  431. #elif defined(CONFIG_NETARM)
  432. .align 5
  433. .globl reset_cpu
  434. reset_cpu:
  435. ldr r1, =NETARM_MEM_MODULE_BASE
  436. ldr r0, [r1, #+NETARM_MEM_CS0_BASE_ADDR]
  437. ldr r1, =0xFFFFF000
  438. and r0, r1, r0
  439. ldr r1, =(relocate-TEXT_BASE)
  440. add r0, r1, r0
  441. ldr r4, =NETARM_GEN_MODULE_BASE
  442. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  443. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  444. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  445. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  446. ldr r1, =NETARM_GEN_SW_SVC_RESETA
  447. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  448. ldr r1, =NETARM_GEN_SW_SVC_RESETB
  449. str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
  450. mov pc, r0
  451. #elif defined(CONFIG_S3C4510B)
  452. /* Nothing done here as reseting the CPU is board specific, depending
  453. * on external peripherals such as watchdog timers, etc. */
  454. #else
  455. #error No reset_cpu() defined for current CPU type
  456. #endif