tlb.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990
  1. /*
  2. * Copyright 2008-2011 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2000
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include <asm/mmu.h>
  11. struct fsl_e_tlb_entry tlb_table[] = {
  12. /* TLB 0 - for temp stack in cache */
  13. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR_PHYS,
  14. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  15. 0, 0, BOOKE_PAGESZ_4K, 0),
  16. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  17. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 4 * 1024,
  18. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  19. 0, 0, BOOKE_PAGESZ_4K, 0),
  20. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  21. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 8 * 1024,
  22. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  23. 0, 0, BOOKE_PAGESZ_4K, 0),
  24. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  25. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 12 * 1024,
  26. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  27. 0, 0, BOOKE_PAGESZ_4K, 0),
  28. /* TLB 1 */
  29. /* *I*** - Covers boot page */
  30. SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
  31. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  32. 0, 0, BOOKE_PAGESZ_4K, 1),
  33. /* *I*G* - CCSRBAR */
  34. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  35. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  36. 0, 1, BOOKE_PAGESZ_1M, 1),
  37. /* W**G* - Flash/promjet, localbus */
  38. /* This will be changed to *I*G* after relocation to RAM. */
  39. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
  40. MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
  41. 0, 2, BOOKE_PAGESZ_256M, 1),
  42. /* *I*G* - PCI */
  43. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_MEM_VIRT, CONFIG_SYS_PCIE3_MEM_PHYS,
  44. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  45. 0, 3, BOOKE_PAGESZ_1G, 1),
  46. /* *I*G* - PCI */
  47. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_MEM_VIRT + 0x40000000,
  48. CONFIG_SYS_PCIE3_MEM_PHYS + 0x40000000,
  49. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  50. 0, 4, BOOKE_PAGESZ_256M, 1),
  51. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_MEM_VIRT + 0x50000000,
  52. CONFIG_SYS_PCIE3_MEM_PHYS + 0x50000000,
  53. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  54. 0, 5, BOOKE_PAGESZ_256M, 1),
  55. /* *I*G* - PCI I/O */
  56. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_IO_VIRT, CONFIG_SYS_PCIE3_IO_PHYS,
  57. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  58. 0, 6, BOOKE_PAGESZ_256K, 1),
  59. /* *I*G - NAND */
  60. SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
  61. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  62. 0, 7, BOOKE_PAGESZ_1M, 1),
  63. SET_TLB_ENTRY(1, PIXIS_BASE, PIXIS_BASE_PHYS,
  64. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  65. 0, 8, BOOKE_PAGESZ_4K, 1),
  66. #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
  67. /* *I*G - L2SRAM */
  68. SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L2_ADDR, CONFIG_SYS_INIT_L2_ADDR_PHYS,
  69. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  70. 0, 9, BOOKE_PAGESZ_256K, 1),
  71. SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L2_ADDR + 0x40000,
  72. CONFIG_SYS_INIT_L2_ADDR_PHYS + 0x40000,
  73. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  74. 0, 10, BOOKE_PAGESZ_256K, 1),
  75. #endif
  76. };
  77. int num_tlb_entries = ARRAY_SIZE(tlb_table);