omap3_evm_common.h 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302
  1. /*
  2. * Common configuration settings for the TI OMAP3 EVM board.
  3. *
  4. * Copyright (C) 2006-2011 Texas Instruments Incorporated - http://www.ti.com/
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  12. * kind, whether express or implied; without even the implied warranty
  13. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #ifndef __OMAP3_EVM_COMMON_H
  17. #define __OMAP3_EVM_COMMON_H
  18. /*
  19. * High level configuration options
  20. */
  21. #define CONFIG_OMAP /* This is TI OMAP core */
  22. #define CONFIG_OMAP34XX /* belonging to 34XX family */
  23. #define CONFIG_OMAP_GPIO
  24. #define CONFIG_SDRC /* The chip has SDRC controller */
  25. #define CONFIG_OMAP3_EVM /* This is a OMAP3 EVM */
  26. #define CONFIG_TWL4030_POWER /* with TWL4030 PMIC */
  27. /*
  28. * Clock related definitions
  29. */
  30. #define V_OSCK 26000000 /* Clock output from T2 */
  31. #define V_SCLK (V_OSCK >> 1)
  32. /*
  33. * OMAP3 has 12 GP timers, they can be driven by the system clock
  34. * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
  35. * This rate is divided by a local divisor.
  36. */
  37. #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
  38. #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
  39. #define CONFIG_SYS_HZ 1000
  40. /* Size of environment - 128KB */
  41. #define CONFIG_ENV_SIZE (128 << 10)
  42. /* Size of malloc pool */
  43. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
  44. /*
  45. * Physical Memory Map
  46. * Note 1: CS1 may or may not be populated
  47. * Note 2: SDRAM size is expected to be at least 32MB
  48. */
  49. #define CONFIG_NR_DRAM_BANKS 2
  50. #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
  51. #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
  52. /* Limits for memtest */
  53. #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
  54. #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
  55. 0x01F00000) /* 31MB */
  56. /* Default load address */
  57. #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0)
  58. /* -----------------------------------------------------------------------------
  59. * Hardware drivers
  60. * -----------------------------------------------------------------------------
  61. */
  62. /*
  63. * NS16550 Configuration
  64. */
  65. #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
  66. #define CONFIG_SYS_NS16550
  67. #define CONFIG_SYS_NS16550_SERIAL
  68. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  69. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  70. /*
  71. * select serial console configuration
  72. */
  73. #define CONFIG_CONS_INDEX 1
  74. #define CONFIG_SERIAL1 1 /* UART1 on OMAP3 EVM */
  75. #define CONFIG_SYS_NS16550_COM1 OMAP34XX_UART1
  76. #define CONFIG_BAUDRATE 115200
  77. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
  78. 115200}
  79. /*
  80. * I2C
  81. */
  82. #define CONFIG_HARD_I2C
  83. #define CONFIG_DRIVER_OMAP34XX_I2C
  84. #define CONFIG_SYS_I2C_SPEED 100000
  85. #define CONFIG_SYS_I2C_SLAVE 1
  86. /*
  87. * PISMO support
  88. */
  89. #define PISMO1_NAND_SIZE GPMC_SIZE_128M
  90. #define PISMO1_ONEN_SIZE GPMC_SIZE_128M
  91. /* Monitor at start of flash - Reserve 2 sectors */
  92. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  93. #define CONFIG_SYS_MONITOR_LEN (256 << 10)
  94. /* Start location & size of environment */
  95. #define ONENAND_ENV_OFFSET 0x260000
  96. #define SMNAND_ENV_OFFSET 0x260000
  97. #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
  98. /*
  99. * NAND
  100. */
  101. /* Physical address to access NAND */
  102. #define CONFIG_SYS_NAND_ADDR NAND_BASE
  103. /* Physical address to access NAND at CS0 */
  104. #define CONFIG_SYS_NAND_BASE NAND_BASE
  105. /* Max number of NAND devices */
  106. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  107. /* Timeout values (in ticks) */
  108. #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
  109. #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
  110. /* Flash banks JFFS2 should use */
  111. #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
  112. CONFIG_SYS_MAX_NAND_DEVICE)
  113. #define CONFIG_SYS_JFFS2_MEM_NAND
  114. #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
  115. #define CONFIG_SYS_JFFS2_NUM_BANKS 1
  116. #define CONFIG_JFFS2_NAND
  117. /* nand device jffs2 lives on */
  118. #define CONFIG_JFFS2_DEV "nand0"
  119. /* Start of jffs2 partition */
  120. #define CONFIG_JFFS2_PART_OFFSET 0x680000
  121. /* Size of jffs2 partition */
  122. #define CONFIG_JFFS2_PART_SIZE 0xf980000
  123. /*
  124. * USB
  125. */
  126. #ifdef CONFIG_USB_OMAP3
  127. #ifdef CONFIG_MUSB_HCD
  128. #define CONFIG_CMD_USB
  129. #define CONFIG_USB_STORAGE
  130. #define CONGIG_CMD_STORAGE
  131. #define CONFIG_CMD_FAT
  132. #ifdef CONFIG_USB_KEYBOARD
  133. #define CONFIG_SYS_USB_EVENT_POLL
  134. #define CONFIG_PREBOOT "usb start"
  135. #endif /* CONFIG_USB_KEYBOARD */
  136. #endif /* CONFIG_MUSB_HCD */
  137. #ifdef CONFIG_MUSB_UDC
  138. /* USB device configuration */
  139. #define CONFIG_USB_DEVICE
  140. #define CONFIG_USB_TTY
  141. #define CONFIG_SYS_CONSOLE_IS_IN_ENV
  142. /* Change these to suit your needs */
  143. #define CONFIG_USBD_VENDORID 0x0451
  144. #define CONFIG_USBD_PRODUCTID 0x5678
  145. #define CONFIG_USBD_MANUFACTURER "Texas Instruments"
  146. #define CONFIG_USBD_PRODUCT_NAME "EVM"
  147. #endif /* CONFIG_MUSB_UDC */
  148. #endif /* CONFIG_USB_OMAP3 */
  149. /* ----------------------------------------------------------------------------
  150. * U-boot features
  151. * ----------------------------------------------------------------------------
  152. */
  153. #define CONFIG_SYS_PROMPT "OMAP3_EVM # "
  154. #define CONFIG_SYS_MAXARGS 16 /* max args for a command */
  155. #define CONFIG_MISC_INIT_R
  156. #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
  157. #define CONFIG_SETUP_MEMORY_TAGS
  158. #define CONFIG_INITRD_TAG
  159. #define CONFIG_REVISION_TAG
  160. /* Size of Console IO buffer */
  161. #define CONFIG_SYS_CBSIZE 512
  162. /* Size of print buffer */
  163. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  164. sizeof(CONFIG_SYS_PROMPT) + 16)
  165. /* Size of bootarg buffer */
  166. #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
  167. #define CONFIG_BOOTFILE "uImage"
  168. /*
  169. * NAND / OneNAND
  170. */
  171. #if defined(CONFIG_CMD_NAND)
  172. #define CONFIG_SYS_FLASH_BASE PISMO1_NAND_BASE
  173. #define CONFIG_NAND_OMAP_GPMC
  174. #define GPMC_NAND_ECC_LP_x16_LAYOUT
  175. #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
  176. #elif defined(CONFIG_CMD_ONENAND)
  177. #define CONFIG_SYS_FLASH_BASE PISMO1_ONEN_BASE
  178. #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
  179. #endif
  180. #if !defined(CONFIG_ENV_IS_NOWHERE)
  181. #if defined(CONFIG_CMD_NAND)
  182. #define CONFIG_ENV_IS_IN_NAND
  183. #elif defined(CONFIG_CMD_ONENAND)
  184. #define CONFIG_ENV_IS_IN_ONENAND
  185. #define CONFIG_ENV_OFFSET ONENAND_ENV_OFFSET
  186. #endif
  187. #endif /* CONFIG_ENV_IS_NOWHERE */
  188. #define CONFIG_ENV_ADDR CONFIG_ENV_OFFSET
  189. #if defined(CONFIG_CMD_NET)
  190. /* Ethernet (SMSC9115 from SMSC9118 family) */
  191. #define CONFIG_SMC911X
  192. #define CONFIG_SMC911X_32_BIT
  193. #define CONFIG_SMC911X_BASE 0x2C000000
  194. /* BOOTP fields */
  195. #define CONFIG_BOOTP_SUBNETMASK 0x00000001
  196. #define CONFIG_BOOTP_GATEWAY 0x00000002
  197. #define CONFIG_BOOTP_HOSTNAME 0x00000004
  198. #define CONFIG_BOOTP_BOOTPATH 0x00000010
  199. #endif /* CONFIG_CMD_NET */
  200. /* Support for relocation */
  201. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  202. #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
  203. #define CONFIG_SYS_INIT_RAM_SIZE 0x800
  204. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
  205. CONFIG_SYS_INIT_RAM_SIZE - \
  206. GENERATED_GBL_DATA_SIZE)
  207. /* -----------------------------------------------------------------------------
  208. * Board specific
  209. * -----------------------------------------------------------------------------
  210. */
  211. #define CONFIG_SYS_NO_FLASH
  212. /* Uncomment to define the board revision statically */
  213. /* #define CONFIG_STATIC_BOARD_REV OMAP3EVM_BOARD_GEN_2 */
  214. #define CONFIG_SYS_CACHELINE_SIZE 64
  215. /* Defines for SPL */
  216. #define CONFIG_SPL
  217. #define CONFIG_SPL_FRAMEWORK
  218. #define CONFIG_SPL_TEXT_BASE 0x40200800
  219. #define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */
  220. #define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
  221. #define CONFIG_SPL_BSS_START_ADDR 0x80000000
  222. #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
  223. #define CONFIG_SPL_BOARD_INIT
  224. #define CONFIG_SPL_LIBCOMMON_SUPPORT
  225. #define CONFIG_SPL_LIBDISK_SUPPORT
  226. #define CONFIG_SPL_I2C_SUPPORT
  227. #define CONFIG_SPL_LIBGENERIC_SUPPORT
  228. #define CONFIG_SPL_SERIAL_SUPPORT
  229. #define CONFIG_SPL_POWER_SUPPORT
  230. #define CONFIG_SPL_OMAP3_ID_NAND
  231. #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
  232. /*
  233. * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
  234. * 64 bytes before this address should be set aside for u-boot.img's
  235. * header. That is 0x800FFFC0--0x80100000 should not be used for any
  236. * other needs.
  237. */
  238. #define CONFIG_SYS_TEXT_BASE 0x80100000
  239. #define CONFIG_SYS_SPL_MALLOC_START 0x80208000
  240. #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
  241. #endif /* __OMAP3_EVM_COMMON_H */