cpu.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503
  1. /*
  2. * Copyright 2004,2007-2010 Freescale Semiconductor, Inc.
  3. * (C) Copyright 2002, 2003 Motorola Inc.
  4. * Xianghua Xiao (X.Xiao@motorola.com)
  5. *
  6. * (C) Copyright 2000
  7. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #include <config.h>
  28. #include <common.h>
  29. #include <watchdog.h>
  30. #include <command.h>
  31. #include <fsl_esdhc.h>
  32. #include <asm/cache.h>
  33. #include <asm/io.h>
  34. #include <asm/mmu.h>
  35. #include <asm/fsl_law.h>
  36. #include <post.h>
  37. #include <asm/processor.h>
  38. #include <asm/fsl_ddr_sdram.h>
  39. DECLARE_GLOBAL_DATA_PTR;
  40. int checkcpu (void)
  41. {
  42. sys_info_t sysinfo;
  43. uint pvr, svr;
  44. uint fam;
  45. uint ver;
  46. uint major, minor;
  47. struct cpu_type *cpu;
  48. char buf1[32], buf2[32];
  49. #if defined(CONFIG_DDR_CLK_FREQ) || defined(CONFIG_FSL_CORENET)
  50. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  51. #endif /* CONFIG_FSL_CORENET */
  52. #ifdef CONFIG_DDR_CLK_FREQ
  53. u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
  54. >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
  55. #else
  56. #ifdef CONFIG_FSL_CORENET
  57. u32 ddr_sync = ((gur->rcwsr[5]) & FSL_CORENET_RCWSR5_DDR_SYNC)
  58. >> FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT;
  59. #else
  60. u32 ddr_ratio = 0;
  61. #endif /* CONFIG_FSL_CORENET */
  62. #endif /* CONFIG_DDR_CLK_FREQ */
  63. int i;
  64. svr = get_svr();
  65. major = SVR_MAJ(svr);
  66. #ifdef CONFIG_MPC8536
  67. major &= 0x7; /* the msb of this nibble is a mfg code */
  68. #endif
  69. minor = SVR_MIN(svr);
  70. if (cpu_numcores() > 1) {
  71. #ifndef CONFIG_MP
  72. puts("Unicore software on multiprocessor system!!\n"
  73. "To enable mutlticore build define CONFIG_MP\n");
  74. #endif
  75. volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
  76. printf("CPU%d: ", pic->whoami);
  77. } else {
  78. puts("CPU: ");
  79. }
  80. cpu = gd->cpu;
  81. puts(cpu->name);
  82. if (IS_E_PROCESSOR(svr))
  83. puts("E");
  84. printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
  85. pvr = get_pvr();
  86. fam = PVR_FAM(pvr);
  87. ver = PVR_VER(pvr);
  88. major = PVR_MAJ(pvr);
  89. minor = PVR_MIN(pvr);
  90. printf("Core: ");
  91. if (PVR_FAM(PVR_85xx)) {
  92. switch(PVR_MEM(pvr)) {
  93. case 0x1:
  94. case 0x2:
  95. puts("E500");
  96. break;
  97. case 0x3:
  98. puts("E500MC");
  99. break;
  100. case 0x4:
  101. puts("E5500");
  102. break;
  103. default:
  104. puts("Unknown");
  105. break;
  106. }
  107. } else {
  108. puts("Unknown");
  109. }
  110. printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
  111. get_sys_info(&sysinfo);
  112. puts("Clock Configuration:");
  113. for (i = 0; i < cpu_numcores(); i++) {
  114. if (!(i & 3))
  115. printf ("\n ");
  116. printf("CPU%d:%-4s MHz, ",
  117. i,strmhz(buf1, sysinfo.freqProcessor[i]));
  118. }
  119. printf("\n CCB:%-4s MHz,\n", strmhz(buf1, sysinfo.freqSystemBus));
  120. #ifdef CONFIG_FSL_CORENET
  121. if (ddr_sync == 1) {
  122. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  123. "(Synchronous), ",
  124. strmhz(buf1, sysinfo.freqDDRBus/2),
  125. strmhz(buf2, sysinfo.freqDDRBus));
  126. } else {
  127. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  128. "(Asynchronous), ",
  129. strmhz(buf1, sysinfo.freqDDRBus/2),
  130. strmhz(buf2, sysinfo.freqDDRBus));
  131. }
  132. #else
  133. switch (ddr_ratio) {
  134. case 0x0:
  135. printf(" DDR:%-4s MHz (%s MT/s data rate), ",
  136. strmhz(buf1, sysinfo.freqDDRBus/2),
  137. strmhz(buf2, sysinfo.freqDDRBus));
  138. break;
  139. case 0x7:
  140. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  141. "(Synchronous), ",
  142. strmhz(buf1, sysinfo.freqDDRBus/2),
  143. strmhz(buf2, sysinfo.freqDDRBus));
  144. break;
  145. default:
  146. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  147. "(Asynchronous), ",
  148. strmhz(buf1, sysinfo.freqDDRBus/2),
  149. strmhz(buf2, sysinfo.freqDDRBus));
  150. break;
  151. }
  152. #endif
  153. if (sysinfo.freqLocalBus > LCRR_CLKDIV) {
  154. printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freqLocalBus));
  155. } else {
  156. printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
  157. sysinfo.freqLocalBus);
  158. }
  159. #ifdef CONFIG_CPM2
  160. printf("CPM: %s MHz\n", strmhz(buf1, sysinfo.freqSystemBus));
  161. #endif
  162. #ifdef CONFIG_QE
  163. printf(" QE:%-4s MHz\n", strmhz(buf1, sysinfo.freqQE));
  164. #endif
  165. #ifdef CONFIG_SYS_DPAA_FMAN
  166. for (i = 0; i < CONFIG_SYS_NUM_FMAN; i++) {
  167. printf(" FMAN%d: %s MHz\n", i + 1,
  168. strmhz(buf1, sysinfo.freqFMan[i]));
  169. }
  170. #endif
  171. #ifdef CONFIG_SYS_DPAA_PME
  172. printf(" PME: %s MHz\n", strmhz(buf1, sysinfo.freqPME));
  173. #endif
  174. puts("L1: D-cache 32 kB enabled\n I-cache 32 kB enabled\n");
  175. return 0;
  176. }
  177. /* ------------------------------------------------------------------------- */
  178. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  179. {
  180. /* Everything after the first generation of PQ3 parts has RSTCR */
  181. #if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
  182. defined(CONFIG_MPC8555) || defined(CONFIG_MPC8560)
  183. unsigned long val, msr;
  184. /*
  185. * Initiate hard reset in debug control register DBCR0
  186. * Make sure MSR[DE] = 1. This only resets the core.
  187. */
  188. msr = mfmsr ();
  189. msr |= MSR_DE;
  190. mtmsr (msr);
  191. val = mfspr(DBCR0);
  192. val |= 0x70000000;
  193. mtspr(DBCR0,val);
  194. #else
  195. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  196. out_be32(&gur->rstcr, 0x2); /* HRESET_REQ */
  197. udelay(100);
  198. #endif
  199. return 1;
  200. }
  201. /*
  202. * Get timebase clock frequency
  203. */
  204. unsigned long get_tbclk (void)
  205. {
  206. #ifdef CONFIG_FSL_CORENET
  207. return (gd->bus_clk + 8) / 16;
  208. #else
  209. return (gd->bus_clk + 4UL)/8UL;
  210. #endif
  211. }
  212. #if defined(CONFIG_WATCHDOG)
  213. void
  214. watchdog_reset(void)
  215. {
  216. int re_enable = disable_interrupts();
  217. reset_85xx_watchdog();
  218. if (re_enable) enable_interrupts();
  219. }
  220. void
  221. reset_85xx_watchdog(void)
  222. {
  223. /*
  224. * Clear TSR(WIS) bit by writing 1
  225. */
  226. unsigned long val;
  227. val = mfspr(SPRN_TSR);
  228. val |= TSR_WIS;
  229. mtspr(SPRN_TSR, val);
  230. }
  231. #endif /* CONFIG_WATCHDOG */
  232. /*
  233. * Initializes on-chip MMC controllers.
  234. * to override, implement board_mmc_init()
  235. */
  236. int cpu_mmc_init(bd_t *bis)
  237. {
  238. #ifdef CONFIG_FSL_ESDHC
  239. return fsl_esdhc_mmc_init(bis);
  240. #else
  241. return 0;
  242. #endif
  243. }
  244. /*
  245. * Print out the state of various machine registers.
  246. * Currently prints out LAWs, BR0/OR0, and TLBs
  247. */
  248. void mpc85xx_reginfo(void)
  249. {
  250. print_tlbcam();
  251. print_laws();
  252. print_lbc_regs();
  253. }
  254. #if CONFIG_POST & CONFIG_SYS_POST_MEMORY
  255. /* Board-specific functions defined in each board's ddr.c */
  256. void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
  257. unsigned int ctrl_num);
  258. void read_tlbcam_entry(int idx, u32 *valid, u32 *tsize, unsigned long *epn,
  259. phys_addr_t *rpn);
  260. unsigned int
  261. setup_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
  262. static void dump_spd_ddr_reg(void)
  263. {
  264. int i, j, k, m;
  265. u8 *p_8;
  266. u32 *p_32;
  267. ccsr_ddr_t *ddr[CONFIG_NUM_DDR_CONTROLLERS];
  268. generic_spd_eeprom_t
  269. spd[CONFIG_NUM_DDR_CONTROLLERS][CONFIG_DIMM_SLOTS_PER_CTLR];
  270. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
  271. fsl_ddr_get_spd(spd[i], i);
  272. puts("SPD data of all dimms (zero vaule is omitted)...\n");
  273. puts("Byte (hex) ");
  274. k = 1;
  275. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  276. for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++)
  277. printf("Dimm%d ", k++);
  278. }
  279. puts("\n");
  280. for (k = 0; k < sizeof(generic_spd_eeprom_t); k++) {
  281. m = 0;
  282. printf("%3d (0x%02x) ", k, k);
  283. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  284. for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
  285. p_8 = (u8 *) &spd[i][j];
  286. if (p_8[k]) {
  287. printf("0x%02x ", p_8[k]);
  288. m++;
  289. } else
  290. puts(" ");
  291. }
  292. }
  293. if (m)
  294. puts("\n");
  295. else
  296. puts("\r");
  297. }
  298. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  299. switch (i) {
  300. case 0:
  301. ddr[i] = (void *)CONFIG_SYS_MPC85xx_DDR_ADDR;
  302. break;
  303. #ifdef CONFIG_SYS_MPC85xx_DDR2_ADDR
  304. case 1:
  305. ddr[i] = (void *)CONFIG_SYS_MPC85xx_DDR2_ADDR;
  306. break;
  307. #endif
  308. default:
  309. printf("%s unexpected controller number = %u\n",
  310. __func__, i);
  311. return;
  312. }
  313. }
  314. printf("DDR registers dump for all controllers "
  315. "(zero vaule is omitted)...\n");
  316. puts("Offset (hex) ");
  317. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
  318. printf(" Base + 0x%04x", (u32)ddr[i] & 0xFFFF);
  319. puts("\n");
  320. for (k = 0; k < sizeof(ccsr_ddr_t)/4; k++) {
  321. m = 0;
  322. printf("%6d (0x%04x)", k * 4, k * 4);
  323. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  324. p_32 = (u32 *) ddr[i];
  325. if (p_32[k]) {
  326. printf(" 0x%08x", p_32[k]);
  327. m++;
  328. } else
  329. puts(" ");
  330. }
  331. if (m)
  332. puts("\n");
  333. else
  334. puts("\r");
  335. }
  336. puts("\n");
  337. }
  338. /* invalid the TLBs for DDR and setup new ones to cover p_addr */
  339. static int reset_tlb(phys_addr_t p_addr, u32 size, phys_addr_t *phys_offset)
  340. {
  341. u32 vstart = CONFIG_SYS_DDR_SDRAM_BASE;
  342. unsigned long epn;
  343. u32 tsize, valid, ptr;
  344. phys_addr_t rpn = 0;
  345. int ddr_esel;
  346. ptr = vstart;
  347. while (ptr < (vstart + size)) {
  348. ddr_esel = find_tlb_idx((void *)ptr, 1);
  349. if (ddr_esel != -1) {
  350. read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn);
  351. disable_tlb(ddr_esel);
  352. }
  353. ptr += TSIZE_TO_BYTES(tsize);
  354. }
  355. /* Setup new tlb to cover the physical address */
  356. setup_ddr_tlbs_phys(p_addr, size>>20);
  357. ptr = vstart;
  358. ddr_esel = find_tlb_idx((void *)ptr, 1);
  359. if (ddr_esel != -1) {
  360. read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, phys_offset);
  361. } else {
  362. printf("TLB error in function %s\n", __func__);
  363. return -1;
  364. }
  365. return 0;
  366. }
  367. /*
  368. * slide the testing window up to test another area
  369. * for 32_bit system, the maximum testable memory is limited to
  370. * CONFIG_MAX_MEM_MAPPED
  371. */
  372. int arch_memory_test_advance(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  373. {
  374. phys_addr_t test_cap, p_addr;
  375. phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
  376. #if !defined(CONFIG_PHYS_64BIT) || \
  377. !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
  378. (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
  379. test_cap = p_size;
  380. #else
  381. test_cap = gd->ram_size;
  382. #endif
  383. p_addr = (*vstart) + (*size) + (*phys_offset);
  384. if (p_addr < test_cap - 1) {
  385. p_size = min(test_cap - p_addr, CONFIG_MAX_MEM_MAPPED);
  386. if (reset_tlb(p_addr, p_size, phys_offset) == -1)
  387. return -1;
  388. *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
  389. *size = (u32) p_size;
  390. printf("Testing 0x%08llx - 0x%08llx\n",
  391. (u64)(*vstart) + (*phys_offset),
  392. (u64)(*vstart) + (*phys_offset) + (*size) - 1);
  393. } else
  394. return 1;
  395. return 0;
  396. }
  397. /* initialization for testing area */
  398. int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  399. {
  400. phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
  401. *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
  402. *size = (u32) p_size; /* CONFIG_MAX_MEM_MAPPED < 4G */
  403. *phys_offset = 0;
  404. #if !defined(CONFIG_PHYS_64BIT) || \
  405. !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
  406. (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
  407. if (gd->ram_size > CONFIG_MAX_MEM_MAPPED) {
  408. puts("Cannot test more than ");
  409. print_size(CONFIG_MAX_MEM_MAPPED,
  410. " without proper 36BIT support.\n");
  411. }
  412. #endif
  413. printf("Testing 0x%08llx - 0x%08llx\n",
  414. (u64)(*vstart) + (*phys_offset),
  415. (u64)(*vstart) + (*phys_offset) + (*size) - 1);
  416. return 0;
  417. }
  418. /* invalid TLBs for DDR and remap as normal after testing */
  419. int arch_memory_test_cleanup(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  420. {
  421. unsigned long epn;
  422. u32 tsize, valid, ptr;
  423. phys_addr_t rpn = 0;
  424. int ddr_esel;
  425. /* disable the TLBs for this testing */
  426. ptr = *vstart;
  427. while (ptr < (*vstart) + (*size)) {
  428. ddr_esel = find_tlb_idx((void *)ptr, 1);
  429. if (ddr_esel != -1) {
  430. read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn);
  431. disable_tlb(ddr_esel);
  432. }
  433. ptr += TSIZE_TO_BYTES(tsize);
  434. }
  435. puts("Remap DDR ");
  436. setup_ddr_tlbs(gd->ram_size>>20);
  437. puts("\n");
  438. return 0;
  439. }
  440. void arch_memory_failure_handle(void)
  441. {
  442. dump_spd_ddr_reg();
  443. }
  444. #endif