hwinit.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395
  1. /*
  2. *
  3. * Functions for omap5 based boards.
  4. *
  5. * (C) Copyright 2011
  6. * Texas Instruments, <www.ti.com>
  7. *
  8. * Author :
  9. * Aneesh V <aneesh@ti.com>
  10. * Steve Sakoman <steve@sakoman.com>
  11. * Sricharan <r.sricharan@ti.com>
  12. *
  13. * See file CREDITS for list of people who contributed to this
  14. * project.
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License as
  18. * published by the Free Software Foundation; either version 2 of
  19. * the License, or (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  29. * MA 02111-1307 USA
  30. */
  31. #include <common.h>
  32. #include <asm/armv7.h>
  33. #include <asm/arch/cpu.h>
  34. #include <asm/arch/sys_proto.h>
  35. #include <asm/arch/clock.h>
  36. #include <asm/sizes.h>
  37. #include <asm/utils.h>
  38. #include <asm/arch/gpio.h>
  39. #include <asm/emif.h>
  40. #include <asm/omap_common.h>
  41. DECLARE_GLOBAL_DATA_PTR;
  42. u32 *const omap_si_rev = (u32 *)OMAP_SRAM_SCRATCH_OMAP_REV;
  43. static struct gpio_bank gpio_bank_54xx[8] = {
  44. { (void *)OMAP54XX_GPIO1_BASE, METHOD_GPIO_24XX },
  45. { (void *)OMAP54XX_GPIO2_BASE, METHOD_GPIO_24XX },
  46. { (void *)OMAP54XX_GPIO3_BASE, METHOD_GPIO_24XX },
  47. { (void *)OMAP54XX_GPIO4_BASE, METHOD_GPIO_24XX },
  48. { (void *)OMAP54XX_GPIO5_BASE, METHOD_GPIO_24XX },
  49. { (void *)OMAP54XX_GPIO6_BASE, METHOD_GPIO_24XX },
  50. { (void *)OMAP54XX_GPIO7_BASE, METHOD_GPIO_24XX },
  51. { (void *)OMAP54XX_GPIO8_BASE, METHOD_GPIO_24XX },
  52. };
  53. const struct gpio_bank *const omap_gpio_bank = gpio_bank_54xx;
  54. #ifdef CONFIG_SPL_BUILD
  55. /* LPDDR2 specific IO settings */
  56. static void io_settings_lpddr2(void)
  57. {
  58. const struct ctrl_ioregs *ioregs;
  59. get_ioregs(&ioregs);
  60. writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch1_0);
  61. writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch1_1);
  62. writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch2_0);
  63. writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch2_1);
  64. writel(ioregs->ctrl_lpddr2ch, (*ctrl)->control_lpddr2ch1_0);
  65. writel(ioregs->ctrl_lpddr2ch, (*ctrl)->control_lpddr2ch1_1);
  66. writel(ioregs->ctrl_ddrio_0, (*ctrl)->control_ddrio_0);
  67. writel(ioregs->ctrl_ddrio_1, (*ctrl)->control_ddrio_1);
  68. writel(ioregs->ctrl_ddrio_2, (*ctrl)->control_ddrio_2);
  69. }
  70. /* DDR3 specific IO settings */
  71. static void io_settings_ddr3(void)
  72. {
  73. u32 io_settings = 0;
  74. const struct ctrl_ioregs *ioregs;
  75. get_ioregs(&ioregs);
  76. writel(ioregs->ctrl_ddr3ch, (*ctrl)->control_ddr3ch1_0);
  77. writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch1_0);
  78. writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch1_1);
  79. writel(ioregs->ctrl_ddr3ch, (*ctrl)->control_ddr3ch2_0);
  80. writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch2_0);
  81. writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch2_1);
  82. writel(ioregs->ctrl_ddrio_0, (*ctrl)->control_ddrio_0);
  83. writel(ioregs->ctrl_ddrio_1, (*ctrl)->control_ddrio_1);
  84. writel(ioregs->ctrl_ddrio_2, (*ctrl)->control_ddrio_2);
  85. /* omap5432 does not use lpddr2 */
  86. writel(ioregs->ctrl_lpddr2ch, (*ctrl)->control_lpddr2ch1_0);
  87. writel(ioregs->ctrl_lpddr2ch, (*ctrl)->control_lpddr2ch1_1);
  88. writel(ioregs->ctrl_emif_sdram_config_ext,
  89. (*ctrl)->control_emif1_sdram_config_ext);
  90. writel(ioregs->ctrl_emif_sdram_config_ext,
  91. (*ctrl)->control_emif2_sdram_config_ext);
  92. if (is_omap54xx()) {
  93. /* Disable DLL select */
  94. io_settings = (readl((*ctrl)->control_port_emif1_sdram_config)
  95. & 0xFFEFFFFF);
  96. writel(io_settings,
  97. (*ctrl)->control_port_emif1_sdram_config);
  98. io_settings = (readl((*ctrl)->control_port_emif2_sdram_config)
  99. & 0xFFEFFFFF);
  100. writel(io_settings,
  101. (*ctrl)->control_port_emif2_sdram_config);
  102. } else {
  103. writel(ioregs->ctrl_ddr_ctrl_ext_0,
  104. (*ctrl)->control_ddr_control_ext_0);
  105. }
  106. }
  107. /*
  108. * Some tuning of IOs for optimal power and performance
  109. */
  110. void do_io_settings(void)
  111. {
  112. u32 io_settings = 0, mask = 0;
  113. /* Impedance settings EMMC, C2C 1,2, hsi2 */
  114. mask = (ds_mask << 2) | (ds_mask << 8) |
  115. (ds_mask << 16) | (ds_mask << 18);
  116. io_settings = readl((*ctrl)->control_smart1io_padconf_0) &
  117. (~mask);
  118. io_settings |= (ds_60_ohm << 8) | (ds_45_ohm << 16) |
  119. (ds_45_ohm << 18) | (ds_60_ohm << 2);
  120. writel(io_settings, (*ctrl)->control_smart1io_padconf_0);
  121. /* Impedance settings Mcspi2 */
  122. mask = (ds_mask << 30);
  123. io_settings = readl((*ctrl)->control_smart1io_padconf_1) &
  124. (~mask);
  125. io_settings |= (ds_60_ohm << 30);
  126. writel(io_settings, (*ctrl)->control_smart1io_padconf_1);
  127. /* Impedance settings C2C 3,4 */
  128. mask = (ds_mask << 14) | (ds_mask << 16);
  129. io_settings = readl((*ctrl)->control_smart1io_padconf_2) &
  130. (~mask);
  131. io_settings |= (ds_45_ohm << 14) | (ds_45_ohm << 16);
  132. writel(io_settings, (*ctrl)->control_smart1io_padconf_2);
  133. /* Slew rate settings EMMC, C2C 1,2 */
  134. mask = (sc_mask << 8) | (sc_mask << 16) | (sc_mask << 18);
  135. io_settings = readl((*ctrl)->control_smart2io_padconf_0) &
  136. (~mask);
  137. io_settings |= (sc_fast << 8) | (sc_na << 16) | (sc_na << 18);
  138. writel(io_settings, (*ctrl)->control_smart2io_padconf_0);
  139. /* Slew rate settings hsi2, Mcspi2 */
  140. mask = (sc_mask << 24) | (sc_mask << 28);
  141. io_settings = readl((*ctrl)->control_smart2io_padconf_1) &
  142. (~mask);
  143. io_settings |= (sc_fast << 28) | (sc_fast << 24);
  144. writel(io_settings, (*ctrl)->control_smart2io_padconf_1);
  145. /* Slew rate settings C2C 3,4 */
  146. mask = (sc_mask << 16) | (sc_mask << 18);
  147. io_settings = readl((*ctrl)->control_smart2io_padconf_2) &
  148. (~mask);
  149. io_settings |= (sc_na << 16) | (sc_na << 18);
  150. writel(io_settings, (*ctrl)->control_smart2io_padconf_2);
  151. /* impedance and slew rate settings for usb */
  152. mask = (usb_i_mask << 29) | (usb_i_mask << 26) | (usb_i_mask << 23) |
  153. (usb_i_mask << 20) | (usb_i_mask << 17) | (usb_i_mask << 14);
  154. io_settings = readl((*ctrl)->control_smart3io_padconf_1) &
  155. (~mask);
  156. io_settings |= (ds_60_ohm << 29) | (ds_60_ohm << 26) |
  157. (ds_60_ohm << 23) | (sc_fast << 20) |
  158. (sc_fast << 17) | (sc_fast << 14);
  159. writel(io_settings, (*ctrl)->control_smart3io_padconf_1);
  160. if (emif_sdram_type() == EMIF_SDRAM_TYPE_LPDDR2)
  161. io_settings_lpddr2();
  162. else
  163. io_settings_ddr3();
  164. /* Efuse settings */
  165. writel(EFUSE_1, (*ctrl)->control_efuse_1);
  166. writel(EFUSE_2, (*ctrl)->control_efuse_2);
  167. writel(EFUSE_3, (*ctrl)->control_efuse_3);
  168. writel(EFUSE_4, (*ctrl)->control_efuse_4);
  169. }
  170. static const struct srcomp_params srcomp_parameters[NUM_SYS_CLKS] = {
  171. {0x45, 0x1}, /* 12 MHz */
  172. {-1, -1}, /* 13 MHz */
  173. {0x63, 0x2}, /* 16.8 MHz */
  174. {0x57, 0x2}, /* 19.2 MHz */
  175. {0x20, 0x1}, /* 26 MHz */
  176. {-1, -1}, /* 27 MHz */
  177. {0x41, 0x3} /* 38.4 MHz */
  178. };
  179. void srcomp_enable(void)
  180. {
  181. u32 srcomp_value, mul_factor, div_factor, clk_val, i;
  182. u32 sysclk_ind = get_sys_clk_index();
  183. u32 omap_rev = omap_revision();
  184. if (!is_omap54xx())
  185. return;
  186. mul_factor = srcomp_parameters[sysclk_ind].multiply_factor;
  187. div_factor = srcomp_parameters[sysclk_ind].divide_factor;
  188. for (i = 0; i < 4; i++) {
  189. srcomp_value = readl((*ctrl)->control_srcomp_north_side + i*4);
  190. srcomp_value &=
  191. ~(MULTIPLY_FACTOR_XS_MASK | DIVIDE_FACTOR_XS_MASK);
  192. srcomp_value |= (mul_factor << MULTIPLY_FACTOR_XS_SHIFT) |
  193. (div_factor << DIVIDE_FACTOR_XS_SHIFT);
  194. writel(srcomp_value, (*ctrl)->control_srcomp_north_side + i*4);
  195. }
  196. if ((omap_rev == OMAP5430_ES1_0) || (omap_rev == OMAP5432_ES1_0)) {
  197. clk_val = readl((*prcm)->cm_coreaon_io_srcomp_clkctrl);
  198. clk_val |= OPTFCLKEN_SRCOMP_FCLK_MASK;
  199. writel(clk_val, (*prcm)->cm_coreaon_io_srcomp_clkctrl);
  200. for (i = 0; i < 4; i++) {
  201. srcomp_value =
  202. readl((*ctrl)->control_srcomp_north_side + i*4);
  203. srcomp_value &= ~PWRDWN_XS_MASK;
  204. writel(srcomp_value,
  205. (*ctrl)->control_srcomp_north_side + i*4);
  206. while (((readl((*ctrl)->control_srcomp_north_side + i*4)
  207. & SRCODE_READ_XS_MASK) >>
  208. SRCODE_READ_XS_SHIFT) == 0)
  209. ;
  210. srcomp_value =
  211. readl((*ctrl)->control_srcomp_north_side + i*4);
  212. srcomp_value &= ~OVERRIDE_XS_MASK;
  213. writel(srcomp_value,
  214. (*ctrl)->control_srcomp_north_side + i*4);
  215. }
  216. } else {
  217. srcomp_value = readl((*ctrl)->control_srcomp_east_side_wkup);
  218. srcomp_value &= ~(MULTIPLY_FACTOR_XS_MASK |
  219. DIVIDE_FACTOR_XS_MASK);
  220. srcomp_value |= (mul_factor << MULTIPLY_FACTOR_XS_SHIFT) |
  221. (div_factor << DIVIDE_FACTOR_XS_SHIFT);
  222. writel(srcomp_value, (*ctrl)->control_srcomp_east_side_wkup);
  223. for (i = 0; i < 4; i++) {
  224. srcomp_value =
  225. readl((*ctrl)->control_srcomp_north_side + i*4);
  226. srcomp_value |= SRCODE_OVERRIDE_SEL_XS_MASK;
  227. writel(srcomp_value,
  228. (*ctrl)->control_srcomp_north_side + i*4);
  229. srcomp_value =
  230. readl((*ctrl)->control_srcomp_north_side + i*4);
  231. srcomp_value &= ~OVERRIDE_XS_MASK;
  232. writel(srcomp_value,
  233. (*ctrl)->control_srcomp_north_side + i*4);
  234. }
  235. srcomp_value =
  236. readl((*ctrl)->control_srcomp_east_side_wkup);
  237. srcomp_value |= SRCODE_OVERRIDE_SEL_XS_MASK;
  238. writel(srcomp_value, (*ctrl)->control_srcomp_east_side_wkup);
  239. srcomp_value =
  240. readl((*ctrl)->control_srcomp_east_side_wkup);
  241. srcomp_value &= ~OVERRIDE_XS_MASK;
  242. writel(srcomp_value, (*ctrl)->control_srcomp_east_side_wkup);
  243. clk_val = readl((*prcm)->cm_coreaon_io_srcomp_clkctrl);
  244. clk_val |= OPTFCLKEN_SRCOMP_FCLK_MASK;
  245. writel(clk_val, (*prcm)->cm_coreaon_io_srcomp_clkctrl);
  246. clk_val = readl((*prcm)->cm_wkupaon_io_srcomp_clkctrl);
  247. clk_val |= OPTFCLKEN_SRCOMP_FCLK_MASK;
  248. writel(clk_val, (*prcm)->cm_wkupaon_io_srcomp_clkctrl);
  249. for (i = 0; i < 4; i++) {
  250. while (((readl((*ctrl)->control_srcomp_north_side + i*4)
  251. & SRCODE_READ_XS_MASK) >>
  252. SRCODE_READ_XS_SHIFT) == 0)
  253. ;
  254. srcomp_value =
  255. readl((*ctrl)->control_srcomp_north_side + i*4);
  256. srcomp_value &= ~SRCODE_OVERRIDE_SEL_XS_MASK;
  257. writel(srcomp_value,
  258. (*ctrl)->control_srcomp_north_side + i*4);
  259. }
  260. while (((readl((*ctrl)->control_srcomp_east_side_wkup) &
  261. SRCODE_READ_XS_MASK) >> SRCODE_READ_XS_SHIFT) == 0)
  262. ;
  263. srcomp_value =
  264. readl((*ctrl)->control_srcomp_east_side_wkup);
  265. srcomp_value &= ~SRCODE_OVERRIDE_SEL_XS_MASK;
  266. writel(srcomp_value, (*ctrl)->control_srcomp_east_side_wkup);
  267. }
  268. }
  269. #endif
  270. void config_data_eye_leveling_samples(u32 emif_base)
  271. {
  272. /*EMIF_SDRAM_CONFIG_EXT-Read data eye leveling no of samples =4*/
  273. if (emif_base == EMIF1_BASE)
  274. writel(SDRAM_CONFIG_EXT_RD_LVL_4_SAMPLES,
  275. (*ctrl)->control_emif1_sdram_config_ext);
  276. else if (emif_base == EMIF2_BASE)
  277. writel(SDRAM_CONFIG_EXT_RD_LVL_4_SAMPLES,
  278. (*ctrl)->control_emif2_sdram_config_ext);
  279. }
  280. void init_omap_revision(void)
  281. {
  282. /*
  283. * For some of the ES2/ES1 boards ID_CODE is not reliable:
  284. * Also, ES1 and ES2 have different ARM revisions
  285. * So use ARM revision for identification
  286. */
  287. unsigned int rev = cortex_rev();
  288. switch (readl(CONTROL_ID_CODE)) {
  289. case OMAP5430_CONTROL_ID_CODE_ES1_0:
  290. *omap_si_rev = OMAP5430_ES1_0;
  291. if (rev == MIDR_CORTEX_A15_R2P2)
  292. *omap_si_rev = OMAP5430_ES2_0;
  293. break;
  294. case OMAP5432_CONTROL_ID_CODE_ES1_0:
  295. *omap_si_rev = OMAP5432_ES1_0;
  296. if (rev == MIDR_CORTEX_A15_R2P2)
  297. *omap_si_rev = OMAP5432_ES2_0;
  298. break;
  299. case OMAP5430_CONTROL_ID_CODE_ES2_0:
  300. *omap_si_rev = OMAP5430_ES2_0;
  301. break;
  302. case OMAP5432_CONTROL_ID_CODE_ES2_0:
  303. *omap_si_rev = OMAP5432_ES2_0;
  304. break;
  305. case DRA752_CONTROL_ID_CODE_ES1_0:
  306. *omap_si_rev = DRA752_ES1_0;
  307. break;
  308. default:
  309. *omap_si_rev = OMAP5430_SILICON_ID_INVALID;
  310. }
  311. }
  312. void reset_cpu(ulong ignored)
  313. {
  314. u32 omap_rev = omap_revision();
  315. /*
  316. * WARM reset is not functional in case of OMAP5430 ES1.0 soc.
  317. * So use cold reset in case instead.
  318. */
  319. if (omap_rev == OMAP5430_ES1_0)
  320. writel(PRM_RSTCTRL_RESET << 0x1, (*prcm)->prm_rstctrl);
  321. else
  322. writel(PRM_RSTCTRL_RESET, (*prcm)->prm_rstctrl);
  323. }
  324. u32 warm_reset(void)
  325. {
  326. return readl((*prcm)->prm_rstst) & PRM_RSTST_WARM_RESET_MASK;
  327. }
  328. void setup_warmreset_time(void)
  329. {
  330. u32 rst_time, rst_val;
  331. #ifndef CONFIG_OMAP_PLATFORM_RESET_TIME_MAX_USEC
  332. rst_time = CONFIG_DEFAULT_OMAP_RESET_TIME_MAX_USEC;
  333. #else
  334. rst_time = CONFIG_OMAP_PLATFORM_RESET_TIME_MAX_USEC;
  335. #endif
  336. rst_time = usec_to_32k(rst_time) << RSTTIME1_SHIFT;
  337. if (rst_time > RSTTIME1_MASK)
  338. rst_time = RSTTIME1_MASK;
  339. rst_val = readl((*prcm)->prm_rsttime) & ~RSTTIME1_MASK;
  340. rst_val |= rst_time;
  341. writel(rst_val, (*prcm)->prm_rsttime);
  342. }