sh_eth.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620
  1. /*
  2. * sh_eth.h - Driver for Renesas SuperH ethernet controler.
  3. *
  4. * Copyright (C) 2008 - 2012 Renesas Solutions Corp.
  5. * Copyright (c) 2008 - 2012 Nobuhiro Iwamatsu
  6. * Copyright (c) 2007 Carlos Munoz <carlos@kenati.com>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <netdev.h>
  11. #include <asm/types.h>
  12. #define SHETHER_NAME "sh_eth"
  13. #if defined(CONFIG_SH)
  14. /* Malloc returns addresses in the P1 area (cacheable). However we need to
  15. use area P2 (non-cacheable) */
  16. #define ADDR_TO_P2(addr) ((((int)(addr) & ~0xe0000000) | 0xa0000000))
  17. /* The ethernet controller needs to use physical addresses */
  18. #if defined(CONFIG_SH_32BIT)
  19. #define ADDR_TO_PHY(addr) ((((int)(addr) & ~0xe0000000) | 0x40000000))
  20. #else
  21. #define ADDR_TO_PHY(addr) ((int)(addr) & ~0xe0000000)
  22. #endif
  23. #elif defined(CONFIG_ARM)
  24. #define inl readl
  25. #define outl writel
  26. #define ADDR_TO_PHY(addr) ((int)(addr))
  27. #define ADDR_TO_P2(addr) (addr)
  28. #endif /* defined(CONFIG_SH) */
  29. /* base padding size is 16 */
  30. #ifndef CONFIG_SH_ETHER_ALIGNE_SIZE
  31. #define CONFIG_SH_ETHER_ALIGNE_SIZE 16
  32. #endif
  33. /* Number of supported ports */
  34. #define MAX_PORT_NUM 2
  35. /* Buffers must be big enough to hold the largest ethernet frame. Also, rx
  36. buffers must be a multiple of 32 bytes */
  37. #define MAX_BUF_SIZE (48 * 32)
  38. /* The number of tx descriptors must be large enough to point to 5 or more
  39. frames. If each frame uses 2 descriptors, at least 10 descriptors are needed.
  40. We use one descriptor per frame */
  41. #define NUM_TX_DESC 8
  42. /* The size of the tx descriptor is determined by how much padding is used.
  43. 4, 20, or 52 bytes of padding can be used */
  44. #define TX_DESC_PADDING (CONFIG_SH_ETHER_ALIGNE_SIZE - 12)
  45. /* same as CONFIG_SH_ETHER_ALIGNE_SIZE */
  46. #define TX_DESC_SIZE (12 + TX_DESC_PADDING)
  47. /* Tx descriptor. We always use 3 bytes of padding */
  48. struct tx_desc_s {
  49. volatile u32 td0;
  50. u32 td1;
  51. u32 td2; /* Buffer start */
  52. u8 padding[TX_DESC_PADDING]; /* aligned cache line size */
  53. };
  54. /* There is no limitation in the number of rx descriptors */
  55. #define NUM_RX_DESC 8
  56. /* The size of the rx descriptor is determined by how much padding is used.
  57. 4, 20, or 52 bytes of padding can be used */
  58. #define RX_DESC_PADDING (CONFIG_SH_ETHER_ALIGNE_SIZE - 12)
  59. /* same as CONFIG_SH_ETHER_ALIGNE_SIZE */
  60. #define RX_DESC_SIZE (12 + RX_DESC_PADDING)
  61. /* aligned cache line size */
  62. #define RX_BUF_ALIGNE_SIZE (CONFIG_SH_ETHER_ALIGNE_SIZE > 32 ? 64 : 32)
  63. /* Rx descriptor. We always use 4 bytes of padding */
  64. struct rx_desc_s {
  65. volatile u32 rd0;
  66. volatile u32 rd1;
  67. u32 rd2; /* Buffer start */
  68. u8 padding[TX_DESC_PADDING]; /* aligned cache line size */
  69. };
  70. struct sh_eth_info {
  71. struct tx_desc_s *tx_desc_malloc;
  72. struct tx_desc_s *tx_desc_base;
  73. struct tx_desc_s *tx_desc_cur;
  74. struct rx_desc_s *rx_desc_malloc;
  75. struct rx_desc_s *rx_desc_base;
  76. struct rx_desc_s *rx_desc_cur;
  77. u8 *rx_buf_malloc;
  78. u8 *rx_buf_base;
  79. u8 mac_addr[6];
  80. u8 phy_addr;
  81. struct eth_device *dev;
  82. struct phy_device *phydev;
  83. };
  84. struct sh_eth_dev {
  85. int port;
  86. struct sh_eth_info port_info[MAX_PORT_NUM];
  87. };
  88. /* from linux/drivers/net/ethernet/renesas/sh_eth.h */
  89. enum {
  90. /* E-DMAC registers */
  91. EDSR = 0,
  92. EDMR,
  93. EDTRR,
  94. EDRRR,
  95. EESR,
  96. EESIPR,
  97. TDLAR,
  98. TDFAR,
  99. TDFXR,
  100. TDFFR,
  101. RDLAR,
  102. RDFAR,
  103. RDFXR,
  104. RDFFR,
  105. TRSCER,
  106. RMFCR,
  107. TFTR,
  108. FDR,
  109. RMCR,
  110. EDOCR,
  111. TFUCR,
  112. RFOCR,
  113. FCFTR,
  114. RPADIR,
  115. TRIMD,
  116. RBWAR,
  117. TBRAR,
  118. /* Ether registers */
  119. ECMR,
  120. ECSR,
  121. ECSIPR,
  122. PIR,
  123. PSR,
  124. RDMLR,
  125. PIPR,
  126. RFLR,
  127. IPGR,
  128. APR,
  129. MPR,
  130. PFTCR,
  131. PFRCR,
  132. RFCR,
  133. RFCF,
  134. TPAUSER,
  135. TPAUSECR,
  136. BCFR,
  137. BCFRR,
  138. GECMR,
  139. BCULR,
  140. MAHR,
  141. MALR,
  142. TROCR,
  143. CDCR,
  144. LCCR,
  145. CNDCR,
  146. CEFCR,
  147. FRECR,
  148. TSFRCR,
  149. TLFRCR,
  150. CERCR,
  151. CEECR,
  152. RMIIMR, /* R8A7790 */
  153. MAFCR,
  154. RTRATE,
  155. CSMR,
  156. RMII_MII,
  157. /* This value must be written at last. */
  158. SH_ETH_MAX_REGISTER_OFFSET,
  159. };
  160. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  161. [EDSR] = 0x0000,
  162. [EDMR] = 0x0400,
  163. [EDTRR] = 0x0408,
  164. [EDRRR] = 0x0410,
  165. [EESR] = 0x0428,
  166. [EESIPR] = 0x0430,
  167. [TDLAR] = 0x0010,
  168. [TDFAR] = 0x0014,
  169. [TDFXR] = 0x0018,
  170. [TDFFR] = 0x001c,
  171. [RDLAR] = 0x0030,
  172. [RDFAR] = 0x0034,
  173. [RDFXR] = 0x0038,
  174. [RDFFR] = 0x003c,
  175. [TRSCER] = 0x0438,
  176. [RMFCR] = 0x0440,
  177. [TFTR] = 0x0448,
  178. [FDR] = 0x0450,
  179. [RMCR] = 0x0458,
  180. [RPADIR] = 0x0460,
  181. [FCFTR] = 0x0468,
  182. [CSMR] = 0x04E4,
  183. [ECMR] = 0x0500,
  184. [ECSR] = 0x0510,
  185. [ECSIPR] = 0x0518,
  186. [PIR] = 0x0520,
  187. [PSR] = 0x0528,
  188. [PIPR] = 0x052c,
  189. [RFLR] = 0x0508,
  190. [APR] = 0x0554,
  191. [MPR] = 0x0558,
  192. [PFTCR] = 0x055c,
  193. [PFRCR] = 0x0560,
  194. [TPAUSER] = 0x0564,
  195. [GECMR] = 0x05b0,
  196. [BCULR] = 0x05b4,
  197. [MAHR] = 0x05c0,
  198. [MALR] = 0x05c8,
  199. [TROCR] = 0x0700,
  200. [CDCR] = 0x0708,
  201. [LCCR] = 0x0710,
  202. [CEFCR] = 0x0740,
  203. [FRECR] = 0x0748,
  204. [TSFRCR] = 0x0750,
  205. [TLFRCR] = 0x0758,
  206. [RFCR] = 0x0760,
  207. [CERCR] = 0x0768,
  208. [CEECR] = 0x0770,
  209. [MAFCR] = 0x0778,
  210. [RMII_MII] = 0x0790,
  211. };
  212. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  213. [ECMR] = 0x0100,
  214. [RFLR] = 0x0108,
  215. [ECSR] = 0x0110,
  216. [ECSIPR] = 0x0118,
  217. [PIR] = 0x0120,
  218. [PSR] = 0x0128,
  219. [RDMLR] = 0x0140,
  220. [IPGR] = 0x0150,
  221. [APR] = 0x0154,
  222. [MPR] = 0x0158,
  223. [TPAUSER] = 0x0164,
  224. [RFCF] = 0x0160,
  225. [TPAUSECR] = 0x0168,
  226. [BCFRR] = 0x016c,
  227. [MAHR] = 0x01c0,
  228. [MALR] = 0x01c8,
  229. [TROCR] = 0x01d0,
  230. [CDCR] = 0x01d4,
  231. [LCCR] = 0x01d8,
  232. [CNDCR] = 0x01dc,
  233. [CEFCR] = 0x01e4,
  234. [FRECR] = 0x01e8,
  235. [TSFRCR] = 0x01ec,
  236. [TLFRCR] = 0x01f0,
  237. [RFCR] = 0x01f4,
  238. [MAFCR] = 0x01f8,
  239. [RTRATE] = 0x01fc,
  240. [EDMR] = 0x0000,
  241. [EDTRR] = 0x0008,
  242. [EDRRR] = 0x0010,
  243. [TDLAR] = 0x0018,
  244. [RDLAR] = 0x0020,
  245. [EESR] = 0x0028,
  246. [EESIPR] = 0x0030,
  247. [TRSCER] = 0x0038,
  248. [RMFCR] = 0x0040,
  249. [TFTR] = 0x0048,
  250. [FDR] = 0x0050,
  251. [RMCR] = 0x0058,
  252. [TFUCR] = 0x0064,
  253. [RFOCR] = 0x0068,
  254. [RMIIMR] = 0x006C,
  255. [FCFTR] = 0x0070,
  256. [RPADIR] = 0x0078,
  257. [TRIMD] = 0x007c,
  258. [RBWAR] = 0x00c8,
  259. [RDFAR] = 0x00cc,
  260. [TBRAR] = 0x00d4,
  261. [TDFAR] = 0x00d8,
  262. };
  263. /* Register Address */
  264. #if defined(CONFIG_CPU_SH7763) || defined(CONFIG_CPU_SH7734)
  265. #define SH_ETH_TYPE_GETHER
  266. #define BASE_IO_ADDR 0xfee00000
  267. #elif defined(CONFIG_CPU_SH7757) || defined(CONFIG_CPU_SH7752)
  268. #if defined(CONFIG_SH_ETHER_USE_GETHER)
  269. #define SH_ETH_TYPE_GETHER
  270. #define BASE_IO_ADDR 0xfee00000
  271. #else
  272. #define SH_ETH_TYPE_ETHER
  273. #define BASE_IO_ADDR 0xfef00000
  274. #endif
  275. #elif defined(CONFIG_CPU_SH7724)
  276. #define SH_ETH_TYPE_ETHER
  277. #define BASE_IO_ADDR 0xA4600000
  278. #elif defined(CONFIG_R8A7740)
  279. #define SH_ETH_TYPE_GETHER
  280. #define BASE_IO_ADDR 0xE9A00000
  281. #elif defined(CONFIG_R8A7790)
  282. #define SH_ETH_TYPE_ETHER
  283. #define BASE_IO_ADDR 0xEE700200
  284. #endif
  285. /*
  286. * Register's bits
  287. * Copy from Linux driver source code
  288. */
  289. #if defined(SH_ETH_TYPE_GETHER)
  290. /* EDSR */
  291. enum EDSR_BIT {
  292. EDSR_ENT = 0x01, EDSR_ENR = 0x02,
  293. };
  294. #define EDSR_ENALL (EDSR_ENT|EDSR_ENR)
  295. #endif
  296. /* EDMR */
  297. enum DMAC_M_BIT {
  298. EDMR_DL1 = 0x20, EDMR_DL0 = 0x10,
  299. #if defined(SH_ETH_TYPE_GETHER)
  300. EDMR_SRST = 0x03, /* Receive/Send reset */
  301. EMDR_DESC_R = 0x30, /* Descriptor reserve size */
  302. EDMR_EL = 0x40, /* Litte endian */
  303. #elif defined(SH_ETH_TYPE_ETHER)
  304. EDMR_SRST = 0x01,
  305. EMDR_DESC_R = 0x30, /* Descriptor reserve size */
  306. EDMR_EL = 0x40, /* Litte endian */
  307. #else
  308. EDMR_SRST = 0x01,
  309. #endif
  310. };
  311. #if CONFIG_SH_ETHER_ALIGNE_SIZE == 64
  312. # define EMDR_DESC EDMR_DL1
  313. #elif CONFIG_SH_ETHER_ALIGNE_SIZE == 32
  314. # define EMDR_DESC EDMR_DL0
  315. #elif CONFIG_SH_ETHER_ALIGNE_SIZE == 16 /* Default */
  316. # define EMDR_DESC 0
  317. #endif
  318. /* RFLR */
  319. #define RFLR_RFL_MIN 0x05EE /* Recv Frame length 1518 byte */
  320. /* EDTRR */
  321. enum DMAC_T_BIT {
  322. #if defined(SH_ETH_TYPE_GETHER)
  323. EDTRR_TRNS = 0x03,
  324. #else
  325. EDTRR_TRNS = 0x01,
  326. #endif
  327. };
  328. /* GECMR */
  329. enum GECMR_BIT {
  330. #if defined(CONFIG_CPU_SH7757) || defined(CONFIG_CPU_SH7752)
  331. GECMR_1000B = 0x20, GECMR_100B = 0x01, GECMR_10B = 0x00,
  332. #else
  333. GECMR_1000B = 0x01, GECMR_100B = 0x04, GECMR_10B = 0x00,
  334. #endif
  335. };
  336. /* EDRRR*/
  337. enum EDRRR_R_BIT {
  338. EDRRR_R = 0x01,
  339. };
  340. /* TPAUSER */
  341. enum TPAUSER_BIT {
  342. TPAUSER_TPAUSE = 0x0000ffff,
  343. TPAUSER_UNLIMITED = 0,
  344. };
  345. /* BCFR */
  346. enum BCFR_BIT {
  347. BCFR_RPAUSE = 0x0000ffff,
  348. BCFR_UNLIMITED = 0,
  349. };
  350. /* PIR */
  351. enum PIR_BIT {
  352. PIR_MDI = 0x08, PIR_MDO = 0x04, PIR_MMD = 0x02, PIR_MDC = 0x01,
  353. };
  354. /* PSR */
  355. enum PHY_STATUS_BIT { PHY_ST_LINK = 0x01, };
  356. /* EESR */
  357. enum EESR_BIT {
  358. #if defined(SH_ETH_TYPE_ETHER)
  359. EESR_TWB = 0x40000000,
  360. #else
  361. EESR_TWB = 0xC0000000,
  362. EESR_TC1 = 0x20000000,
  363. EESR_TUC = 0x10000000,
  364. EESR_ROC = 0x80000000,
  365. #endif
  366. EESR_TABT = 0x04000000,
  367. EESR_RABT = 0x02000000, EESR_RFRMER = 0x01000000,
  368. #if defined(SH_ETH_TYPE_ETHER)
  369. EESR_ADE = 0x00800000,
  370. #endif
  371. EESR_ECI = 0x00400000,
  372. EESR_FTC = 0x00200000, EESR_TDE = 0x00100000,
  373. EESR_TFE = 0x00080000, EESR_FRC = 0x00040000,
  374. EESR_RDE = 0x00020000, EESR_RFE = 0x00010000,
  375. #if defined(SH_ETH_TYPE_ETHER)
  376. EESR_CND = 0x00000800,
  377. #endif
  378. EESR_DLC = 0x00000400,
  379. EESR_CD = 0x00000200, EESR_RTO = 0x00000100,
  380. EESR_RMAF = 0x00000080, EESR_CEEF = 0x00000040,
  381. EESR_CELF = 0x00000020, EESR_RRF = 0x00000010,
  382. rESR_RTLF = 0x00000008, EESR_RTSF = 0x00000004,
  383. EESR_PRE = 0x00000002, EESR_CERF = 0x00000001,
  384. };
  385. #if defined(SH_ETH_TYPE_GETHER)
  386. # define TX_CHECK (EESR_TC1 | EESR_FTC)
  387. # define EESR_ERR_CHECK (EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE \
  388. | EESR_RFRMER | EESR_TFE | EESR_TDE | EESR_ECI)
  389. # define TX_ERROR_CEHCK (EESR_TWB | EESR_TABT | EESR_TDE | EESR_TFE)
  390. #else
  391. # define TX_CHECK (EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO)
  392. # define EESR_ERR_CHECK (EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE \
  393. | EESR_RFRMER | EESR_ADE | EESR_TFE | EESR_TDE | EESR_ECI)
  394. # define TX_ERROR_CEHCK (EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE)
  395. #endif
  396. /* EESIPR */
  397. enum DMAC_IM_BIT {
  398. DMAC_M_TWB = 0x40000000, DMAC_M_TABT = 0x04000000,
  399. DMAC_M_RABT = 0x02000000,
  400. DMAC_M_RFRMER = 0x01000000, DMAC_M_ADF = 0x00800000,
  401. DMAC_M_ECI = 0x00400000, DMAC_M_FTC = 0x00200000,
  402. DMAC_M_TDE = 0x00100000, DMAC_M_TFE = 0x00080000,
  403. DMAC_M_FRC = 0x00040000, DMAC_M_RDE = 0x00020000,
  404. DMAC_M_RFE = 0x00010000, DMAC_M_TINT4 = 0x00000800,
  405. DMAC_M_TINT3 = 0x00000400, DMAC_M_TINT2 = 0x00000200,
  406. DMAC_M_TINT1 = 0x00000100, DMAC_M_RINT8 = 0x00000080,
  407. DMAC_M_RINT5 = 0x00000010, DMAC_M_RINT4 = 0x00000008,
  408. DMAC_M_RINT3 = 0x00000004, DMAC_M_RINT2 = 0x00000002,
  409. DMAC_M_RINT1 = 0x00000001,
  410. };
  411. /* Receive descriptor bit */
  412. enum RD_STS_BIT {
  413. RD_RACT = 0x80000000, RD_RDLE = 0x40000000,
  414. RD_RFP1 = 0x20000000, RD_RFP0 = 0x10000000,
  415. RD_RFE = 0x08000000, RD_RFS10 = 0x00000200,
  416. RD_RFS9 = 0x00000100, RD_RFS8 = 0x00000080,
  417. RD_RFS7 = 0x00000040, RD_RFS6 = 0x00000020,
  418. RD_RFS5 = 0x00000010, RD_RFS4 = 0x00000008,
  419. RD_RFS3 = 0x00000004, RD_RFS2 = 0x00000002,
  420. RD_RFS1 = 0x00000001,
  421. };
  422. #define RDF1ST RD_RFP1
  423. #define RDFEND RD_RFP0
  424. #define RD_RFP (RD_RFP1|RD_RFP0)
  425. /* RDFFR*/
  426. enum RDFFR_BIT {
  427. RDFFR_RDLF = 0x01,
  428. };
  429. /* FCFTR */
  430. enum FCFTR_BIT {
  431. FCFTR_RFF2 = 0x00040000, FCFTR_RFF1 = 0x00020000,
  432. FCFTR_RFF0 = 0x00010000, FCFTR_RFD2 = 0x00000004,
  433. FCFTR_RFD1 = 0x00000002, FCFTR_RFD0 = 0x00000001,
  434. };
  435. #define FIFO_F_D_RFF (FCFTR_RFF2|FCFTR_RFF1|FCFTR_RFF0)
  436. #define FIFO_F_D_RFD (FCFTR_RFD2|FCFTR_RFD1|FCFTR_RFD0)
  437. /* Transfer descriptor bit */
  438. enum TD_STS_BIT {
  439. #if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_ETHER)
  440. TD_TACT = 0x80000000,
  441. #else
  442. TD_TACT = 0x7fffffff,
  443. #endif
  444. TD_TDLE = 0x40000000, TD_TFP1 = 0x20000000,
  445. TD_TFP0 = 0x10000000,
  446. };
  447. #define TDF1ST TD_TFP1
  448. #define TDFEND TD_TFP0
  449. #define TD_TFP (TD_TFP1|TD_TFP0)
  450. /* RMCR */
  451. enum RECV_RST_BIT { RMCR_RST = 0x01, };
  452. /* ECMR */
  453. enum FELIC_MODE_BIT {
  454. #if defined(SH_ETH_TYPE_GETHER)
  455. ECMR_TRCCM=0x04000000, ECMR_RCSC= 0x00800000, ECMR_DPAD= 0x00200000,
  456. ECMR_RZPF = 0x00100000,
  457. #endif
  458. ECMR_ZPF = 0x00080000, ECMR_PFR = 0x00040000, ECMR_RXF = 0x00020000,
  459. ECMR_TXF = 0x00010000, ECMR_MCT = 0x00002000, ECMR_PRCEF = 0x00001000,
  460. ECMR_PMDE = 0x00000200, ECMR_RE = 0x00000040, ECMR_TE = 0x00000020,
  461. ECMR_ILB = 0x00000008, ECMR_ELB = 0x00000004, ECMR_DM = 0x00000002,
  462. ECMR_PRM = 0x00000001,
  463. #ifdef CONFIG_CPU_SH7724
  464. ECMR_RTM = 0x00000010,
  465. #elif defined(CONFIG_R8A7790)
  466. ECMR_RTM = 0x00000004,
  467. #endif
  468. };
  469. #if defined(SH_ETH_TYPE_GETHER)
  470. #define ECMR_CHG_DM (ECMR_TRCCM | ECMR_RZPF | ECMR_ZPF | ECMR_PFR | ECMR_RXF | \
  471. ECMR_TXF | ECMR_MCT)
  472. #elif defined(SH_ETH_TYPE_ETHER)
  473. #define ECMR_CHG_DM (ECMR_ZPF | ECMR_PFR | ECMR_RXF | ECMR_TXF)
  474. #else
  475. #define ECMR_CHG_DM (ECMR_ZPF | ECMR_PFR | ECMR_RXF | ECMR_TXF | ECMR_MCT)
  476. #endif
  477. /* ECSR */
  478. enum ECSR_STATUS_BIT {
  479. #if defined(SH_ETH_TYPE_ETHER)
  480. ECSR_BRCRX = 0x20, ECSR_PSRTO = 0x10,
  481. #endif
  482. ECSR_LCHNG = 0x04,
  483. ECSR_MPD = 0x02, ECSR_ICD = 0x01,
  484. };
  485. #if defined(SH_ETH_TYPE_GETHER)
  486. # define ECSR_INIT (ECSR_ICD | ECSIPR_MPDIP)
  487. #else
  488. # define ECSR_INIT (ECSR_BRCRX | ECSR_PSRTO | \
  489. ECSR_LCHNG | ECSR_ICD | ECSIPR_MPDIP)
  490. #endif
  491. /* ECSIPR */
  492. enum ECSIPR_STATUS_MASK_BIT {
  493. #if defined(SH_ETH_TYPE_ETHER)
  494. ECSIPR_BRCRXIP = 0x20,
  495. ECSIPR_PSRTOIP = 0x10,
  496. #elif defined(SH_ETY_TYPE_GETHER)
  497. ECSIPR_PSRTOIP = 0x10,
  498. ECSIPR_PHYIP = 0x08,
  499. #endif
  500. ECSIPR_LCHNGIP = 0x04,
  501. ECSIPR_MPDIP = 0x02,
  502. ECSIPR_ICDIP = 0x01,
  503. };
  504. #if defined(SH_ETH_TYPE_GETHER)
  505. # define ECSIPR_INIT (ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP)
  506. #else
  507. # define ECSIPR_INIT (ECSIPR_BRCRXIP | ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | \
  508. ECSIPR_ICDIP | ECSIPR_MPDIP)
  509. #endif
  510. /* APR */
  511. enum APR_BIT {
  512. APR_AP = 0x00000004,
  513. };
  514. /* MPR */
  515. enum MPR_BIT {
  516. MPR_MP = 0x00000006,
  517. };
  518. /* TRSCER */
  519. enum DESC_I_BIT {
  520. DESC_I_TINT4 = 0x0800, DESC_I_TINT3 = 0x0400, DESC_I_TINT2 = 0x0200,
  521. DESC_I_TINT1 = 0x0100, DESC_I_RINT8 = 0x0080, DESC_I_RINT5 = 0x0010,
  522. DESC_I_RINT4 = 0x0008, DESC_I_RINT3 = 0x0004, DESC_I_RINT2 = 0x0002,
  523. DESC_I_RINT1 = 0x0001,
  524. };
  525. /* RPADIR */
  526. enum RPADIR_BIT {
  527. RPADIR_PADS1 = 0x20000, RPADIR_PADS0 = 0x10000,
  528. RPADIR_PADR = 0x0003f,
  529. };
  530. #if defined(SH_ETH_TYPE_GETHER)
  531. # define RPADIR_INIT (0x00)
  532. #else
  533. # define RPADIR_INIT (RPADIR_PADS1)
  534. #endif
  535. /* FDR */
  536. enum FIFO_SIZE_BIT {
  537. FIFO_SIZE_T = 0x00000700, FIFO_SIZE_R = 0x00000007,
  538. };
  539. static inline unsigned long sh_eth_reg_addr(struct sh_eth_dev *eth,
  540. int enum_index)
  541. {
  542. #if defined(SH_ETH_TYPE_GETHER)
  543. const u16 *reg_offset = sh_eth_offset_gigabit;
  544. #elif defined(SH_ETH_TYPE_ETHER)
  545. const u16 *reg_offset = sh_eth_offset_fast_sh4;
  546. #else
  547. #error
  548. #endif
  549. return BASE_IO_ADDR + reg_offset[enum_index] + 0x800 * eth->port;
  550. }
  551. static inline void sh_eth_write(struct sh_eth_dev *eth, unsigned long data,
  552. int enum_index)
  553. {
  554. outl(data, sh_eth_reg_addr(eth, enum_index));
  555. }
  556. static inline unsigned long sh_eth_read(struct sh_eth_dev *eth,
  557. int enum_index)
  558. {
  559. return inl(sh_eth_reg_addr(eth, enum_index));
  560. }