rk_gpio.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136
  1. /*
  2. * (C) Copyright 2015 Google, Inc
  3. *
  4. * (C) Copyright 2008-2014 Rockchip Electronics
  5. * Peter, Software Engineering, <superpeter.cai@gmail.com>.
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include <dm.h>
  11. #include <syscon.h>
  12. #include <linux/errno.h>
  13. #include <asm/gpio.h>
  14. #include <asm/io.h>
  15. #include <asm/arch/clock.h>
  16. #include <dm/pinctrl.h>
  17. #include <dt-bindings/clock/rk3288-cru.h>
  18. enum {
  19. ROCKCHIP_GPIOS_PER_BANK = 32,
  20. };
  21. #define OFFSET_TO_BIT(bit) (1UL << (bit))
  22. struct rockchip_gpio_priv {
  23. struct rockchip_gpio_regs *regs;
  24. struct udevice *pinctrl;
  25. int bank;
  26. char name[2];
  27. };
  28. static int rockchip_gpio_direction_input(struct udevice *dev, unsigned offset)
  29. {
  30. struct rockchip_gpio_priv *priv = dev_get_priv(dev);
  31. struct rockchip_gpio_regs *regs = priv->regs;
  32. clrbits_le32(&regs->swport_ddr, OFFSET_TO_BIT(offset));
  33. return 0;
  34. }
  35. static int rockchip_gpio_direction_output(struct udevice *dev, unsigned offset,
  36. int value)
  37. {
  38. struct rockchip_gpio_priv *priv = dev_get_priv(dev);
  39. struct rockchip_gpio_regs *regs = priv->regs;
  40. int mask = OFFSET_TO_BIT(offset);
  41. clrsetbits_le32(&regs->swport_dr, mask, value ? mask : 0);
  42. setbits_le32(&regs->swport_ddr, mask);
  43. return 0;
  44. }
  45. static int rockchip_gpio_get_value(struct udevice *dev, unsigned offset)
  46. {
  47. struct rockchip_gpio_priv *priv = dev_get_priv(dev);
  48. struct rockchip_gpio_regs *regs = priv->regs;
  49. return readl(&regs->ext_port) & OFFSET_TO_BIT(offset) ? 1 : 0;
  50. }
  51. static int rockchip_gpio_set_value(struct udevice *dev, unsigned offset,
  52. int value)
  53. {
  54. struct rockchip_gpio_priv *priv = dev_get_priv(dev);
  55. struct rockchip_gpio_regs *regs = priv->regs;
  56. int mask = OFFSET_TO_BIT(offset);
  57. clrsetbits_le32(&regs->swport_dr, mask, value ? mask : 0);
  58. return 0;
  59. }
  60. static int rockchip_gpio_get_function(struct udevice *dev, unsigned offset)
  61. {
  62. #ifdef CONFIG_SPL_BUILD
  63. return -ENODATA;
  64. #else
  65. struct rockchip_gpio_priv *priv = dev_get_priv(dev);
  66. struct rockchip_gpio_regs *regs = priv->regs;
  67. bool is_output;
  68. int ret;
  69. ret = pinctrl_get_gpio_mux(priv->pinctrl, priv->bank, offset);
  70. if (ret)
  71. return ret;
  72. is_output = readl(&regs->swport_ddr) & OFFSET_TO_BIT(offset);
  73. return is_output ? GPIOF_OUTPUT : GPIOF_INPUT;
  74. #endif
  75. }
  76. static int rockchip_gpio_probe(struct udevice *dev)
  77. {
  78. struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
  79. struct rockchip_gpio_priv *priv = dev_get_priv(dev);
  80. char *end;
  81. int ret;
  82. priv->regs = dev_read_addr_ptr(dev);
  83. ret = uclass_first_device_err(UCLASS_PINCTRL, &priv->pinctrl);
  84. if (ret)
  85. return ret;
  86. uc_priv->gpio_count = ROCKCHIP_GPIOS_PER_BANK;
  87. end = strrchr(dev->name, '@');
  88. priv->bank = trailing_strtoln(dev->name, end);
  89. priv->name[0] = 'A' + priv->bank;
  90. uc_priv->bank_name = priv->name;
  91. return 0;
  92. }
  93. static const struct dm_gpio_ops gpio_rockchip_ops = {
  94. .direction_input = rockchip_gpio_direction_input,
  95. .direction_output = rockchip_gpio_direction_output,
  96. .get_value = rockchip_gpio_get_value,
  97. .set_value = rockchip_gpio_set_value,
  98. .get_function = rockchip_gpio_get_function,
  99. };
  100. static const struct udevice_id rockchip_gpio_ids[] = {
  101. { .compatible = "rockchip,gpio-bank" },
  102. { }
  103. };
  104. U_BOOT_DRIVER(gpio_rockchip) = {
  105. .name = "gpio_rockchip",
  106. .id = UCLASS_GPIO,
  107. .of_match = rockchip_gpio_ids,
  108. .ops = &gpio_rockchip_ops,
  109. .priv_auto_alloc_size = sizeof(struct rockchip_gpio_priv),
  110. .probe = rockchip_gpio_probe,
  111. };