ctrl_regs.c 66 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364
  1. /*
  2. * Copyright 2008-2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * Generic driver for Freescale DDR/DDR2/DDR3 memory controller.
  8. * Based on code from spd_sdram.c
  9. * Author: James Yang [at freescale.com]
  10. */
  11. #include <common.h>
  12. #include <fsl_ddr_sdram.h>
  13. #include <fsl_ddr.h>
  14. #include <fsl_immap.h>
  15. #include <asm/io.h>
  16. unsigned int picos_to_mclk(unsigned int picos);
  17. /*
  18. * Determine Rtt value.
  19. *
  20. * This should likely be either board or controller specific.
  21. *
  22. * Rtt(nominal) - DDR2:
  23. * 0 = Rtt disabled
  24. * 1 = 75 ohm
  25. * 2 = 150 ohm
  26. * 3 = 50 ohm
  27. * Rtt(nominal) - DDR3:
  28. * 0 = Rtt disabled
  29. * 1 = 60 ohm
  30. * 2 = 120 ohm
  31. * 3 = 40 ohm
  32. * 4 = 20 ohm
  33. * 5 = 30 ohm
  34. *
  35. * FIXME: Apparently 8641 needs a value of 2
  36. * FIXME: Old code seys if 667 MHz or higher, use 3 on 8572
  37. *
  38. * FIXME: There was some effort down this line earlier:
  39. *
  40. * unsigned int i;
  41. * for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL/2; i++) {
  42. * if (popts->dimmslot[i].num_valid_cs
  43. * && (popts->cs_local_opts[2*i].odt_rd_cfg
  44. * || popts->cs_local_opts[2*i].odt_wr_cfg)) {
  45. * rtt = 2;
  46. * break;
  47. * }
  48. * }
  49. */
  50. static inline int fsl_ddr_get_rtt(void)
  51. {
  52. int rtt;
  53. #if defined(CONFIG_SYS_FSL_DDR1)
  54. rtt = 0;
  55. #elif defined(CONFIG_SYS_FSL_DDR2)
  56. rtt = 3;
  57. #else
  58. rtt = 0;
  59. #endif
  60. return rtt;
  61. }
  62. #ifdef CONFIG_SYS_FSL_DDR4
  63. /*
  64. * compute CAS write latency according to DDR4 spec
  65. * CWL = 9 for <= 1600MT/s
  66. * 10 for <= 1866MT/s
  67. * 11 for <= 2133MT/s
  68. * 12 for <= 2400MT/s
  69. * 14 for <= 2667MT/s
  70. * 16 for <= 2933MT/s
  71. * 18 for higher
  72. */
  73. static inline unsigned int compute_cas_write_latency(void)
  74. {
  75. unsigned int cwl;
  76. const unsigned int mclk_ps = get_memory_clk_period_ps();
  77. if (mclk_ps >= 1250)
  78. cwl = 9;
  79. else if (mclk_ps >= 1070)
  80. cwl = 10;
  81. else if (mclk_ps >= 935)
  82. cwl = 11;
  83. else if (mclk_ps >= 833)
  84. cwl = 12;
  85. else if (mclk_ps >= 750)
  86. cwl = 14;
  87. else if (mclk_ps >= 681)
  88. cwl = 16;
  89. else
  90. cwl = 18;
  91. return cwl;
  92. }
  93. #else
  94. /*
  95. * compute the CAS write latency according to DDR3 spec
  96. * CWL = 5 if tCK >= 2.5ns
  97. * 6 if 2.5ns > tCK >= 1.875ns
  98. * 7 if 1.875ns > tCK >= 1.5ns
  99. * 8 if 1.5ns > tCK >= 1.25ns
  100. * 9 if 1.25ns > tCK >= 1.07ns
  101. * 10 if 1.07ns > tCK >= 0.935ns
  102. * 11 if 0.935ns > tCK >= 0.833ns
  103. * 12 if 0.833ns > tCK >= 0.75ns
  104. */
  105. static inline unsigned int compute_cas_write_latency(void)
  106. {
  107. unsigned int cwl;
  108. const unsigned int mclk_ps = get_memory_clk_period_ps();
  109. if (mclk_ps >= 2500)
  110. cwl = 5;
  111. else if (mclk_ps >= 1875)
  112. cwl = 6;
  113. else if (mclk_ps >= 1500)
  114. cwl = 7;
  115. else if (mclk_ps >= 1250)
  116. cwl = 8;
  117. else if (mclk_ps >= 1070)
  118. cwl = 9;
  119. else if (mclk_ps >= 935)
  120. cwl = 10;
  121. else if (mclk_ps >= 833)
  122. cwl = 11;
  123. else if (mclk_ps >= 750)
  124. cwl = 12;
  125. else {
  126. cwl = 12;
  127. printf("Warning: CWL is out of range\n");
  128. }
  129. return cwl;
  130. }
  131. #endif
  132. /* Chip Select Configuration (CSn_CONFIG) */
  133. static void set_csn_config(int dimm_number, int i, fsl_ddr_cfg_regs_t *ddr,
  134. const memctl_options_t *popts,
  135. const dimm_params_t *dimm_params)
  136. {
  137. unsigned int cs_n_en = 0; /* Chip Select enable */
  138. unsigned int intlv_en = 0; /* Memory controller interleave enable */
  139. unsigned int intlv_ctl = 0; /* Interleaving control */
  140. unsigned int ap_n_en = 0; /* Chip select n auto-precharge enable */
  141. unsigned int odt_rd_cfg = 0; /* ODT for reads configuration */
  142. unsigned int odt_wr_cfg = 0; /* ODT for writes configuration */
  143. unsigned int ba_bits_cs_n = 0; /* Num of bank bits for SDRAM on CSn */
  144. unsigned int row_bits_cs_n = 0; /* Num of row bits for SDRAM on CSn */
  145. unsigned int col_bits_cs_n = 0; /* Num of ocl bits for SDRAM on CSn */
  146. int go_config = 0;
  147. #ifdef CONFIG_SYS_FSL_DDR4
  148. unsigned int bg_bits_cs_n = 0; /* Num of bank group bits */
  149. #else
  150. unsigned int n_banks_per_sdram_device;
  151. #endif
  152. /* Compute CS_CONFIG only for existing ranks of each DIMM. */
  153. switch (i) {
  154. case 0:
  155. if (dimm_params[dimm_number].n_ranks > 0) {
  156. go_config = 1;
  157. /* These fields only available in CS0_CONFIG */
  158. if (!popts->memctl_interleaving)
  159. break;
  160. switch (popts->memctl_interleaving_mode) {
  161. case FSL_DDR_256B_INTERLEAVING:
  162. case FSL_DDR_CACHE_LINE_INTERLEAVING:
  163. case FSL_DDR_PAGE_INTERLEAVING:
  164. case FSL_DDR_BANK_INTERLEAVING:
  165. case FSL_DDR_SUPERBANK_INTERLEAVING:
  166. intlv_en = popts->memctl_interleaving;
  167. intlv_ctl = popts->memctl_interleaving_mode;
  168. break;
  169. default:
  170. break;
  171. }
  172. }
  173. break;
  174. case 1:
  175. if ((dimm_number == 0 && dimm_params[0].n_ranks > 1) || \
  176. (dimm_number == 1 && dimm_params[1].n_ranks > 0))
  177. go_config = 1;
  178. break;
  179. case 2:
  180. if ((dimm_number == 0 && dimm_params[0].n_ranks > 2) || \
  181. (dimm_number >= 1 && dimm_params[dimm_number].n_ranks > 0))
  182. go_config = 1;
  183. break;
  184. case 3:
  185. if ((dimm_number == 0 && dimm_params[0].n_ranks > 3) || \
  186. (dimm_number == 1 && dimm_params[1].n_ranks > 1) || \
  187. (dimm_number == 3 && dimm_params[3].n_ranks > 0))
  188. go_config = 1;
  189. break;
  190. default:
  191. break;
  192. }
  193. if (go_config) {
  194. cs_n_en = 1;
  195. ap_n_en = popts->cs_local_opts[i].auto_precharge;
  196. odt_rd_cfg = popts->cs_local_opts[i].odt_rd_cfg;
  197. odt_wr_cfg = popts->cs_local_opts[i].odt_wr_cfg;
  198. #ifdef CONFIG_SYS_FSL_DDR4
  199. ba_bits_cs_n = dimm_params[dimm_number].bank_addr_bits;
  200. bg_bits_cs_n = dimm_params[dimm_number].bank_group_bits;
  201. #else
  202. n_banks_per_sdram_device
  203. = dimm_params[dimm_number].n_banks_per_sdram_device;
  204. ba_bits_cs_n = __ilog2(n_banks_per_sdram_device) - 2;
  205. #endif
  206. row_bits_cs_n = dimm_params[dimm_number].n_row_addr - 12;
  207. col_bits_cs_n = dimm_params[dimm_number].n_col_addr - 8;
  208. }
  209. ddr->cs[i].config = (0
  210. | ((cs_n_en & 0x1) << 31)
  211. | ((intlv_en & 0x3) << 29)
  212. | ((intlv_ctl & 0xf) << 24)
  213. | ((ap_n_en & 0x1) << 23)
  214. /* XXX: some implementation only have 1 bit starting at left */
  215. | ((odt_rd_cfg & 0x7) << 20)
  216. /* XXX: Some implementation only have 1 bit starting at left */
  217. | ((odt_wr_cfg & 0x7) << 16)
  218. | ((ba_bits_cs_n & 0x3) << 14)
  219. | ((row_bits_cs_n & 0x7) << 8)
  220. #ifdef CONFIG_SYS_FSL_DDR4
  221. | ((bg_bits_cs_n & 0x3) << 4)
  222. #endif
  223. | ((col_bits_cs_n & 0x7) << 0)
  224. );
  225. debug("FSLDDR: cs[%d]_config = 0x%08x\n", i,ddr->cs[i].config);
  226. }
  227. /* Chip Select Configuration 2 (CSn_CONFIG_2) */
  228. /* FIXME: 8572 */
  229. static void set_csn_config_2(int i, fsl_ddr_cfg_regs_t *ddr)
  230. {
  231. unsigned int pasr_cfg = 0; /* Partial array self refresh config */
  232. ddr->cs[i].config_2 = ((pasr_cfg & 7) << 24);
  233. debug("FSLDDR: cs[%d]_config_2 = 0x%08x\n", i, ddr->cs[i].config_2);
  234. }
  235. /* -3E = 667 CL5, -25 = CL6 800, -25E = CL5 800 */
  236. #if !defined(CONFIG_SYS_FSL_DDR1)
  237. /*
  238. * Check DIMM configuration, return 2 if quad-rank or two dual-rank
  239. * Return 1 if other two slots configuration. Return 0 if single slot.
  240. */
  241. static inline int avoid_odt_overlap(const dimm_params_t *dimm_params)
  242. {
  243. #if CONFIG_DIMM_SLOTS_PER_CTLR == 1
  244. if (dimm_params[0].n_ranks == 4)
  245. return 2;
  246. #endif
  247. #if CONFIG_DIMM_SLOTS_PER_CTLR == 2
  248. if ((dimm_params[0].n_ranks == 2) &&
  249. (dimm_params[1].n_ranks == 2))
  250. return 2;
  251. #ifdef CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
  252. if (dimm_params[0].n_ranks == 4)
  253. return 2;
  254. #endif
  255. if ((dimm_params[0].n_ranks != 0) &&
  256. (dimm_params[2].n_ranks != 0))
  257. return 1;
  258. #endif
  259. return 0;
  260. }
  261. /*
  262. * DDR SDRAM Timing Configuration 0 (TIMING_CFG_0)
  263. *
  264. * Avoid writing for DDR I. The new PQ38 DDR controller
  265. * dreams up non-zero default values to be backwards compatible.
  266. */
  267. static void set_timing_cfg_0(fsl_ddr_cfg_regs_t *ddr,
  268. const memctl_options_t *popts,
  269. const dimm_params_t *dimm_params)
  270. {
  271. unsigned char trwt_mclk = 0; /* Read-to-write turnaround */
  272. unsigned char twrt_mclk = 0; /* Write-to-read turnaround */
  273. /* 7.5 ns on -3E; 0 means WL - CL + BL/2 + 1 */
  274. unsigned char trrt_mclk = 0; /* Read-to-read turnaround */
  275. unsigned char twwt_mclk = 0; /* Write-to-write turnaround */
  276. /* Active powerdown exit timing (tXARD and tXARDS). */
  277. unsigned char act_pd_exit_mclk;
  278. /* Precharge powerdown exit timing (tXP). */
  279. unsigned char pre_pd_exit_mclk;
  280. /* ODT powerdown exit timing (tAXPD). */
  281. unsigned char taxpd_mclk = 0;
  282. /* Mode register set cycle time (tMRD). */
  283. unsigned char tmrd_mclk;
  284. #if defined(CONFIG_SYS_FSL_DDR4) || defined(CONFIG_SYS_FSL_DDR3)
  285. const unsigned int mclk_ps = get_memory_clk_period_ps();
  286. #endif
  287. #ifdef CONFIG_SYS_FSL_DDR4
  288. /* tXP=max(4nCK, 6ns) */
  289. int txp = max((int)mclk_ps * 4, 6000); /* unit=ps */
  290. trwt_mclk = 2;
  291. twrt_mclk = 1;
  292. act_pd_exit_mclk = picos_to_mclk(txp);
  293. pre_pd_exit_mclk = act_pd_exit_mclk;
  294. /*
  295. * MRS_CYC = max(tMRD, tMOD)
  296. * tMRD = 8nCK, tMOD = max(24nCK, 15ns)
  297. */
  298. tmrd_mclk = max(24U, picos_to_mclk(15000));
  299. #elif defined(CONFIG_SYS_FSL_DDR3)
  300. unsigned int data_rate = get_ddr_freq(0);
  301. int txp;
  302. int odt_overlap;
  303. /*
  304. * (tXARD and tXARDS). Empirical?
  305. * The DDR3 spec has not tXARD,
  306. * we use the tXP instead of it.
  307. * tXP=max(3nCK, 7.5ns) for DDR3-800, 1066
  308. * max(3nCK, 6ns) for DDR3-1333, 1600, 1866, 2133
  309. * spec has not the tAXPD, we use
  310. * tAXPD=1, need design to confirm.
  311. */
  312. txp = max((int)mclk_ps * 3, (mclk_ps > 1540 ? 7500 : 6000));
  313. tmrd_mclk = 4;
  314. /* set the turnaround time */
  315. /*
  316. * for single quad-rank DIMM and two-slot DIMMs
  317. * to avoid ODT overlap
  318. */
  319. odt_overlap = avoid_odt_overlap(dimm_params);
  320. switch (odt_overlap) {
  321. case 2:
  322. twwt_mclk = 2;
  323. trrt_mclk = 1;
  324. break;
  325. case 1:
  326. twwt_mclk = 1;
  327. trrt_mclk = 0;
  328. break;
  329. default:
  330. break;
  331. }
  332. /* for faster clock, need more time for data setup */
  333. trwt_mclk = (data_rate/1000000 > 1800) ? 2 : 1;
  334. if ((data_rate/1000000 > 1150) || (popts->memctl_interleaving))
  335. twrt_mclk = 1;
  336. if (popts->dynamic_power == 0) { /* powerdown is not used */
  337. act_pd_exit_mclk = 1;
  338. pre_pd_exit_mclk = 1;
  339. taxpd_mclk = 1;
  340. } else {
  341. /* act_pd_exit_mclk = tXARD, see above */
  342. act_pd_exit_mclk = picos_to_mclk(txp);
  343. /* Mode register MR0[A12] is '1' - fast exit */
  344. pre_pd_exit_mclk = act_pd_exit_mclk;
  345. taxpd_mclk = 1;
  346. }
  347. #else /* CONFIG_SYS_FSL_DDR2 */
  348. /*
  349. * (tXARD and tXARDS). Empirical?
  350. * tXARD = 2 for DDR2
  351. * tXP=2
  352. * tAXPD=8
  353. */
  354. act_pd_exit_mclk = 2;
  355. pre_pd_exit_mclk = 2;
  356. taxpd_mclk = 8;
  357. tmrd_mclk = 2;
  358. #endif
  359. if (popts->trwt_override)
  360. trwt_mclk = popts->trwt;
  361. ddr->timing_cfg_0 = (0
  362. | ((trwt_mclk & 0x3) << 30) /* RWT */
  363. | ((twrt_mclk & 0x3) << 28) /* WRT */
  364. | ((trrt_mclk & 0x3) << 26) /* RRT */
  365. | ((twwt_mclk & 0x3) << 24) /* WWT */
  366. | ((act_pd_exit_mclk & 0xf) << 20) /* ACT_PD_EXIT */
  367. | ((pre_pd_exit_mclk & 0xF) << 16) /* PRE_PD_EXIT */
  368. | ((taxpd_mclk & 0xf) << 8) /* ODT_PD_EXIT */
  369. | ((tmrd_mclk & 0x1f) << 0) /* MRS_CYC */
  370. );
  371. debug("FSLDDR: timing_cfg_0 = 0x%08x\n", ddr->timing_cfg_0);
  372. }
  373. #endif /* !defined(CONFIG_SYS_FSL_DDR1) */
  374. /* DDR SDRAM Timing Configuration 3 (TIMING_CFG_3) */
  375. static void set_timing_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  376. const memctl_options_t *popts,
  377. const common_timing_params_t *common_dimm,
  378. unsigned int cas_latency,
  379. unsigned int additive_latency)
  380. {
  381. /* Extended precharge to activate interval (tRP) */
  382. unsigned int ext_pretoact = 0;
  383. /* Extended Activate to precharge interval (tRAS) */
  384. unsigned int ext_acttopre = 0;
  385. /* Extended activate to read/write interval (tRCD) */
  386. unsigned int ext_acttorw = 0;
  387. /* Extended refresh recovery time (tRFC) */
  388. unsigned int ext_refrec;
  389. /* Extended MCAS latency from READ cmd */
  390. unsigned int ext_caslat = 0;
  391. /* Extended additive latency */
  392. unsigned int ext_add_lat = 0;
  393. /* Extended last data to precharge interval (tWR) */
  394. unsigned int ext_wrrec = 0;
  395. /* Control Adjust */
  396. unsigned int cntl_adj = 0;
  397. ext_pretoact = picos_to_mclk(common_dimm->trp_ps) >> 4;
  398. ext_acttopre = picos_to_mclk(common_dimm->tras_ps) >> 4;
  399. ext_acttorw = picos_to_mclk(common_dimm->trcd_ps) >> 4;
  400. ext_caslat = (2 * cas_latency - 1) >> 4;
  401. ext_add_lat = additive_latency >> 4;
  402. #ifdef CONFIG_SYS_FSL_DDR4
  403. ext_refrec = (picos_to_mclk(common_dimm->trfc1_ps) - 8) >> 4;
  404. #else
  405. ext_refrec = (picos_to_mclk(common_dimm->trfc_ps) - 8) >> 4;
  406. /* ext_wrrec only deals with 16 clock and above, or 14 with OTF */
  407. #endif
  408. ext_wrrec = (picos_to_mclk(common_dimm->twr_ps) +
  409. (popts->otf_burst_chop_en ? 2 : 0)) >> 4;
  410. ddr->timing_cfg_3 = (0
  411. | ((ext_pretoact & 0x1) << 28)
  412. | ((ext_acttopre & 0x3) << 24)
  413. | ((ext_acttorw & 0x1) << 22)
  414. | ((ext_refrec & 0x1F) << 16)
  415. | ((ext_caslat & 0x3) << 12)
  416. | ((ext_add_lat & 0x1) << 10)
  417. | ((ext_wrrec & 0x1) << 8)
  418. | ((cntl_adj & 0x7) << 0)
  419. );
  420. debug("FSLDDR: timing_cfg_3 = 0x%08x\n", ddr->timing_cfg_3);
  421. }
  422. /* DDR SDRAM Timing Configuration 1 (TIMING_CFG_1) */
  423. static void set_timing_cfg_1(fsl_ddr_cfg_regs_t *ddr,
  424. const memctl_options_t *popts,
  425. const common_timing_params_t *common_dimm,
  426. unsigned int cas_latency)
  427. {
  428. /* Precharge-to-activate interval (tRP) */
  429. unsigned char pretoact_mclk;
  430. /* Activate to precharge interval (tRAS) */
  431. unsigned char acttopre_mclk;
  432. /* Activate to read/write interval (tRCD) */
  433. unsigned char acttorw_mclk;
  434. /* CASLAT */
  435. unsigned char caslat_ctrl;
  436. /* Refresh recovery time (tRFC) ; trfc_low */
  437. unsigned char refrec_ctrl;
  438. /* Last data to precharge minimum interval (tWR) */
  439. unsigned char wrrec_mclk;
  440. /* Activate-to-activate interval (tRRD) */
  441. unsigned char acttoact_mclk;
  442. /* Last write data pair to read command issue interval (tWTR) */
  443. unsigned char wrtord_mclk;
  444. #ifdef CONFIG_SYS_FSL_DDR4
  445. /* DDR4 supports 10, 12, 14, 16, 18, 20, 24 */
  446. static const u8 wrrec_table[] = {
  447. 10, 10, 10, 10, 10,
  448. 10, 10, 10, 10, 10,
  449. 12, 12, 14, 14, 16,
  450. 16, 18, 18, 20, 20,
  451. 24, 24, 24, 24};
  452. #else
  453. /* DDR_SDRAM_MODE doesn't support 9,11,13,15 */
  454. static const u8 wrrec_table[] = {
  455. 1, 2, 3, 4, 5, 6, 7, 8, 10, 10, 12, 12, 14, 14, 0, 0};
  456. #endif
  457. pretoact_mclk = picos_to_mclk(common_dimm->trp_ps);
  458. acttopre_mclk = picos_to_mclk(common_dimm->tras_ps);
  459. acttorw_mclk = picos_to_mclk(common_dimm->trcd_ps);
  460. /*
  461. * Translate CAS Latency to a DDR controller field value:
  462. *
  463. * CAS Lat DDR I DDR II Ctrl
  464. * Clocks SPD Bit SPD Bit Value
  465. * ------- ------- ------- -----
  466. * 1.0 0 0001
  467. * 1.5 1 0010
  468. * 2.0 2 2 0011
  469. * 2.5 3 0100
  470. * 3.0 4 3 0101
  471. * 3.5 5 0110
  472. * 4.0 4 0111
  473. * 4.5 1000
  474. * 5.0 5 1001
  475. */
  476. #if defined(CONFIG_SYS_FSL_DDR1)
  477. caslat_ctrl = (cas_latency + 1) & 0x07;
  478. #elif defined(CONFIG_SYS_FSL_DDR2)
  479. caslat_ctrl = 2 * cas_latency - 1;
  480. #else
  481. /*
  482. * if the CAS latency more than 8 cycle,
  483. * we need set extend bit for it at
  484. * TIMING_CFG_3[EXT_CASLAT]
  485. */
  486. if (fsl_ddr_get_version() <= 0x40400)
  487. caslat_ctrl = 2 * cas_latency - 1;
  488. else
  489. caslat_ctrl = (cas_latency - 1) << 1;
  490. #endif
  491. #ifdef CONFIG_SYS_FSL_DDR4
  492. refrec_ctrl = picos_to_mclk(common_dimm->trfc1_ps) - 8;
  493. wrrec_mclk = picos_to_mclk(common_dimm->twr_ps);
  494. acttoact_mclk = max(picos_to_mclk(common_dimm->trrds_ps), 4U);
  495. wrtord_mclk = max(2U, picos_to_mclk(2500));
  496. if ((wrrec_mclk < 1) || (wrrec_mclk > 24))
  497. printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
  498. else
  499. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  500. #else
  501. refrec_ctrl = picos_to_mclk(common_dimm->trfc_ps) - 8;
  502. wrrec_mclk = picos_to_mclk(common_dimm->twr_ps);
  503. acttoact_mclk = picos_to_mclk(common_dimm->trrd_ps);
  504. wrtord_mclk = picos_to_mclk(common_dimm->twtr_ps);
  505. if ((wrrec_mclk < 1) || (wrrec_mclk > 16))
  506. printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
  507. else
  508. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  509. #endif
  510. if (popts->otf_burst_chop_en)
  511. wrrec_mclk += 2;
  512. /*
  513. * JEDEC has min requirement for tRRD
  514. */
  515. #if defined(CONFIG_SYS_FSL_DDR3)
  516. if (acttoact_mclk < 4)
  517. acttoact_mclk = 4;
  518. #endif
  519. /*
  520. * JEDEC has some min requirements for tWTR
  521. */
  522. #if defined(CONFIG_SYS_FSL_DDR2)
  523. if (wrtord_mclk < 2)
  524. wrtord_mclk = 2;
  525. #elif defined(CONFIG_SYS_FSL_DDR3)
  526. if (wrtord_mclk < 4)
  527. wrtord_mclk = 4;
  528. #endif
  529. if (popts->otf_burst_chop_en)
  530. wrtord_mclk += 2;
  531. ddr->timing_cfg_1 = (0
  532. | ((pretoact_mclk & 0x0F) << 28)
  533. | ((acttopre_mclk & 0x0F) << 24)
  534. | ((acttorw_mclk & 0xF) << 20)
  535. | ((caslat_ctrl & 0xF) << 16)
  536. | ((refrec_ctrl & 0xF) << 12)
  537. | ((wrrec_mclk & 0x0F) << 8)
  538. | ((acttoact_mclk & 0x0F) << 4)
  539. | ((wrtord_mclk & 0x0F) << 0)
  540. );
  541. debug("FSLDDR: timing_cfg_1 = 0x%08x\n", ddr->timing_cfg_1);
  542. }
  543. /* DDR SDRAM Timing Configuration 2 (TIMING_CFG_2) */
  544. static void set_timing_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  545. const memctl_options_t *popts,
  546. const common_timing_params_t *common_dimm,
  547. unsigned int cas_latency,
  548. unsigned int additive_latency)
  549. {
  550. /* Additive latency */
  551. unsigned char add_lat_mclk;
  552. /* CAS-to-preamble override */
  553. unsigned short cpo;
  554. /* Write latency */
  555. unsigned char wr_lat;
  556. /* Read to precharge (tRTP) */
  557. unsigned char rd_to_pre;
  558. /* Write command to write data strobe timing adjustment */
  559. unsigned char wr_data_delay;
  560. /* Minimum CKE pulse width (tCKE) */
  561. unsigned char cke_pls;
  562. /* Window for four activates (tFAW) */
  563. unsigned short four_act;
  564. #ifdef CONFIG_SYS_FSL_DDR3
  565. const unsigned int mclk_ps = get_memory_clk_period_ps();
  566. #endif
  567. /* FIXME add check that this must be less than acttorw_mclk */
  568. add_lat_mclk = additive_latency;
  569. cpo = popts->cpo_override;
  570. #if defined(CONFIG_SYS_FSL_DDR1)
  571. /*
  572. * This is a lie. It should really be 1, but if it is
  573. * set to 1, bits overlap into the old controller's
  574. * otherwise unused ACSM field. If we leave it 0, then
  575. * the HW will magically treat it as 1 for DDR 1. Oh Yea.
  576. */
  577. wr_lat = 0;
  578. #elif defined(CONFIG_SYS_FSL_DDR2)
  579. wr_lat = cas_latency - 1;
  580. #else
  581. wr_lat = compute_cas_write_latency();
  582. #endif
  583. #ifdef CONFIG_SYS_FSL_DDR4
  584. rd_to_pre = picos_to_mclk(7500);
  585. #else
  586. rd_to_pre = picos_to_mclk(common_dimm->trtp_ps);
  587. #endif
  588. /*
  589. * JEDEC has some min requirements for tRTP
  590. */
  591. #if defined(CONFIG_SYS_FSL_DDR2)
  592. if (rd_to_pre < 2)
  593. rd_to_pre = 2;
  594. #elif defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  595. if (rd_to_pre < 4)
  596. rd_to_pre = 4;
  597. #endif
  598. if (popts->otf_burst_chop_en)
  599. rd_to_pre += 2; /* according to UM */
  600. wr_data_delay = popts->write_data_delay;
  601. #ifdef CONFIG_SYS_FSL_DDR4
  602. cpo = 0;
  603. cke_pls = max(3U, picos_to_mclk(5000));
  604. #elif defined(CONFIG_SYS_FSL_DDR3)
  605. /*
  606. * cke pulse = max(3nCK, 7.5ns) for DDR3-800
  607. * max(3nCK, 5.625ns) for DDR3-1066, 1333
  608. * max(3nCK, 5ns) for DDR3-1600, 1866, 2133
  609. */
  610. cke_pls = max(3U, picos_to_mclk(mclk_ps > 1870 ? 7500 :
  611. (mclk_ps > 1245 ? 5625 : 5000)));
  612. #else
  613. cke_pls = FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR;
  614. #endif
  615. four_act = picos_to_mclk(popts->tfaw_window_four_activates_ps);
  616. ddr->timing_cfg_2 = (0
  617. | ((add_lat_mclk & 0xf) << 28)
  618. | ((cpo & 0x1f) << 23)
  619. | ((wr_lat & 0xf) << 19)
  620. | ((wr_lat & 0x10) << 14)
  621. | ((rd_to_pre & RD_TO_PRE_MASK) << RD_TO_PRE_SHIFT)
  622. | ((wr_data_delay & WR_DATA_DELAY_MASK) << WR_DATA_DELAY_SHIFT)
  623. | ((cke_pls & 0x7) << 6)
  624. | ((four_act & 0x3f) << 0)
  625. );
  626. debug("FSLDDR: timing_cfg_2 = 0x%08x\n", ddr->timing_cfg_2);
  627. }
  628. /* DDR SDRAM Register Control Word */
  629. static void set_ddr_sdram_rcw(fsl_ddr_cfg_regs_t *ddr,
  630. const memctl_options_t *popts,
  631. const common_timing_params_t *common_dimm)
  632. {
  633. if (common_dimm->all_dimms_registered &&
  634. !common_dimm->all_dimms_unbuffered) {
  635. if (popts->rcw_override) {
  636. ddr->ddr_sdram_rcw_1 = popts->rcw_1;
  637. ddr->ddr_sdram_rcw_2 = popts->rcw_2;
  638. } else {
  639. ddr->ddr_sdram_rcw_1 =
  640. common_dimm->rcw[0] << 28 | \
  641. common_dimm->rcw[1] << 24 | \
  642. common_dimm->rcw[2] << 20 | \
  643. common_dimm->rcw[3] << 16 | \
  644. common_dimm->rcw[4] << 12 | \
  645. common_dimm->rcw[5] << 8 | \
  646. common_dimm->rcw[6] << 4 | \
  647. common_dimm->rcw[7];
  648. ddr->ddr_sdram_rcw_2 =
  649. common_dimm->rcw[8] << 28 | \
  650. common_dimm->rcw[9] << 24 | \
  651. common_dimm->rcw[10] << 20 | \
  652. common_dimm->rcw[11] << 16 | \
  653. common_dimm->rcw[12] << 12 | \
  654. common_dimm->rcw[13] << 8 | \
  655. common_dimm->rcw[14] << 4 | \
  656. common_dimm->rcw[15];
  657. }
  658. debug("FSLDDR: ddr_sdram_rcw_1 = 0x%08x\n", ddr->ddr_sdram_rcw_1);
  659. debug("FSLDDR: ddr_sdram_rcw_2 = 0x%08x\n", ddr->ddr_sdram_rcw_2);
  660. }
  661. }
  662. /* DDR SDRAM control configuration (DDR_SDRAM_CFG) */
  663. static void set_ddr_sdram_cfg(fsl_ddr_cfg_regs_t *ddr,
  664. const memctl_options_t *popts,
  665. const common_timing_params_t *common_dimm)
  666. {
  667. unsigned int mem_en; /* DDR SDRAM interface logic enable */
  668. unsigned int sren; /* Self refresh enable (during sleep) */
  669. unsigned int ecc_en; /* ECC enable. */
  670. unsigned int rd_en; /* Registered DIMM enable */
  671. unsigned int sdram_type; /* Type of SDRAM */
  672. unsigned int dyn_pwr; /* Dynamic power management mode */
  673. unsigned int dbw; /* DRAM dta bus width */
  674. unsigned int eight_be = 0; /* 8-beat burst enable, DDR2 is zero */
  675. unsigned int ncap = 0; /* Non-concurrent auto-precharge */
  676. unsigned int threet_en; /* Enable 3T timing */
  677. unsigned int twot_en; /* Enable 2T timing */
  678. unsigned int ba_intlv_ctl; /* Bank (CS) interleaving control */
  679. unsigned int x32_en = 0; /* x32 enable */
  680. unsigned int pchb8 = 0; /* precharge bit 8 enable */
  681. unsigned int hse; /* Global half strength override */
  682. unsigned int acc_ecc_en = 0; /* Accumulated ECC enable */
  683. unsigned int mem_halt = 0; /* memory controller halt */
  684. unsigned int bi = 0; /* Bypass initialization */
  685. mem_en = 1;
  686. sren = popts->self_refresh_in_sleep;
  687. if (common_dimm->all_dimms_ecc_capable) {
  688. /* Allow setting of ECC only if all DIMMs are ECC. */
  689. ecc_en = popts->ecc_mode;
  690. } else {
  691. ecc_en = 0;
  692. }
  693. if (common_dimm->all_dimms_registered &&
  694. !common_dimm->all_dimms_unbuffered) {
  695. rd_en = 1;
  696. twot_en = 0;
  697. } else {
  698. rd_en = 0;
  699. twot_en = popts->twot_en;
  700. }
  701. sdram_type = CONFIG_FSL_SDRAM_TYPE;
  702. dyn_pwr = popts->dynamic_power;
  703. dbw = popts->data_bus_width;
  704. /* 8-beat burst enable DDR-III case
  705. * we must clear it when use the on-the-fly mode,
  706. * must set it when use the 32-bits bus mode.
  707. */
  708. if ((sdram_type == SDRAM_TYPE_DDR3) ||
  709. (sdram_type == SDRAM_TYPE_DDR4)) {
  710. if (popts->burst_length == DDR_BL8)
  711. eight_be = 1;
  712. if (popts->burst_length == DDR_OTF)
  713. eight_be = 0;
  714. if (dbw == 0x1)
  715. eight_be = 1;
  716. }
  717. threet_en = popts->threet_en;
  718. ba_intlv_ctl = popts->ba_intlv_ctl;
  719. hse = popts->half_strength_driver_enable;
  720. /* set when ddr bus width < 64 */
  721. acc_ecc_en = (dbw != 0 && ecc_en == 1) ? 1 : 0;
  722. ddr->ddr_sdram_cfg = (0
  723. | ((mem_en & 0x1) << 31)
  724. | ((sren & 0x1) << 30)
  725. | ((ecc_en & 0x1) << 29)
  726. | ((rd_en & 0x1) << 28)
  727. | ((sdram_type & 0x7) << 24)
  728. | ((dyn_pwr & 0x1) << 21)
  729. | ((dbw & 0x3) << 19)
  730. | ((eight_be & 0x1) << 18)
  731. | ((ncap & 0x1) << 17)
  732. | ((threet_en & 0x1) << 16)
  733. | ((twot_en & 0x1) << 15)
  734. | ((ba_intlv_ctl & 0x7F) << 8)
  735. | ((x32_en & 0x1) << 5)
  736. | ((pchb8 & 0x1) << 4)
  737. | ((hse & 0x1) << 3)
  738. | ((acc_ecc_en & 0x1) << 2)
  739. | ((mem_halt & 0x1) << 1)
  740. | ((bi & 0x1) << 0)
  741. );
  742. debug("FSLDDR: ddr_sdram_cfg = 0x%08x\n", ddr->ddr_sdram_cfg);
  743. }
  744. /* DDR SDRAM control configuration 2 (DDR_SDRAM_CFG_2) */
  745. static void set_ddr_sdram_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  746. const memctl_options_t *popts,
  747. const unsigned int unq_mrs_en)
  748. {
  749. unsigned int frc_sr = 0; /* Force self refresh */
  750. unsigned int sr_ie = 0; /* Self-refresh interrupt enable */
  751. unsigned int odt_cfg = 0; /* ODT configuration */
  752. unsigned int num_pr; /* Number of posted refreshes */
  753. unsigned int slow = 0; /* DDR will be run less than 1250 */
  754. unsigned int x4_en = 0; /* x4 DRAM enable */
  755. unsigned int obc_cfg; /* On-The-Fly Burst Chop Cfg */
  756. unsigned int ap_en; /* Address Parity Enable */
  757. unsigned int d_init; /* DRAM data initialization */
  758. unsigned int rcw_en = 0; /* Register Control Word Enable */
  759. unsigned int md_en = 0; /* Mirrored DIMM Enable */
  760. unsigned int qd_en = 0; /* quad-rank DIMM Enable */
  761. int i;
  762. #ifndef CONFIG_SYS_FSL_DDR4
  763. unsigned int dll_rst_dis = 1; /* DLL reset disable */
  764. unsigned int dqs_cfg; /* DQS configuration */
  765. dqs_cfg = popts->dqs_config;
  766. #endif
  767. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  768. if (popts->cs_local_opts[i].odt_rd_cfg
  769. || popts->cs_local_opts[i].odt_wr_cfg) {
  770. odt_cfg = SDRAM_CFG2_ODT_ONLY_READ;
  771. break;
  772. }
  773. }
  774. num_pr = 1; /* Make this configurable */
  775. /*
  776. * 8572 manual says
  777. * {TIMING_CFG_1[PRETOACT]
  778. * + [DDR_SDRAM_CFG_2[NUM_PR]
  779. * * ({EXT_REFREC || REFREC} + 8 + 2)]}
  780. * << DDR_SDRAM_INTERVAL[REFINT]
  781. */
  782. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  783. obc_cfg = popts->otf_burst_chop_en;
  784. #else
  785. obc_cfg = 0;
  786. #endif
  787. #if (CONFIG_SYS_FSL_DDR_VER >= FSL_DDR_VER_4_7)
  788. slow = get_ddr_freq(0) < 1249000000;
  789. #endif
  790. if (popts->registered_dimm_en) {
  791. rcw_en = 1;
  792. ap_en = popts->ap_en;
  793. } else {
  794. ap_en = 0;
  795. }
  796. x4_en = popts->x4_en ? 1 : 0;
  797. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  798. /* Use the DDR controller to auto initialize memory. */
  799. d_init = popts->ecc_init_using_memctl;
  800. ddr->ddr_data_init = CONFIG_MEM_INIT_VALUE;
  801. debug("DDR: ddr_data_init = 0x%08x\n", ddr->ddr_data_init);
  802. #else
  803. /* Memory will be initialized via DMA, or not at all. */
  804. d_init = 0;
  805. #endif
  806. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  807. md_en = popts->mirrored_dimm;
  808. #endif
  809. qd_en = popts->quad_rank_present ? 1 : 0;
  810. ddr->ddr_sdram_cfg_2 = (0
  811. | ((frc_sr & 0x1) << 31)
  812. | ((sr_ie & 0x1) << 30)
  813. #ifndef CONFIG_SYS_FSL_DDR4
  814. | ((dll_rst_dis & 0x1) << 29)
  815. | ((dqs_cfg & 0x3) << 26)
  816. #endif
  817. | ((odt_cfg & 0x3) << 21)
  818. | ((num_pr & 0xf) << 12)
  819. | ((slow & 1) << 11)
  820. | (x4_en << 10)
  821. | (qd_en << 9)
  822. | (unq_mrs_en << 8)
  823. | ((obc_cfg & 0x1) << 6)
  824. | ((ap_en & 0x1) << 5)
  825. | ((d_init & 0x1) << 4)
  826. | ((rcw_en & 0x1) << 2)
  827. | ((md_en & 0x1) << 0)
  828. );
  829. debug("FSLDDR: ddr_sdram_cfg_2 = 0x%08x\n", ddr->ddr_sdram_cfg_2);
  830. }
  831. #ifdef CONFIG_SYS_FSL_DDR4
  832. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  833. static void set_ddr_sdram_mode_2(fsl_ddr_cfg_regs_t *ddr,
  834. const memctl_options_t *popts,
  835. const common_timing_params_t *common_dimm,
  836. const unsigned int unq_mrs_en)
  837. {
  838. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  839. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  840. int i;
  841. unsigned int wr_crc = 0; /* Disable */
  842. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  843. unsigned int srt = 0; /* self-refresh temerature, normal range */
  844. unsigned int cwl = compute_cas_write_latency() - 9;
  845. unsigned int mpr = 0; /* serial */
  846. unsigned int wc_lat;
  847. const unsigned int mclk_ps = get_memory_clk_period_ps();
  848. if (popts->rtt_override)
  849. rtt_wr = popts->rtt_wr_override_value;
  850. else
  851. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  852. if (common_dimm->extended_op_srt)
  853. srt = common_dimm->extended_op_srt;
  854. esdmode2 = (0
  855. | ((wr_crc & 0x1) << 12)
  856. | ((rtt_wr & 0x3) << 9)
  857. | ((srt & 0x3) << 6)
  858. | ((cwl & 0x7) << 3));
  859. if (mclk_ps >= 1250)
  860. wc_lat = 0;
  861. else if (mclk_ps >= 833)
  862. wc_lat = 1;
  863. else
  864. wc_lat = 2;
  865. esdmode3 = (0
  866. | ((mpr & 0x3) << 11)
  867. | ((wc_lat & 0x3) << 9));
  868. ddr->ddr_sdram_mode_2 = (0
  869. | ((esdmode2 & 0xFFFF) << 16)
  870. | ((esdmode3 & 0xFFFF) << 0)
  871. );
  872. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  873. if (unq_mrs_en) { /* unique mode registers are supported */
  874. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  875. if (popts->rtt_override)
  876. rtt_wr = popts->rtt_wr_override_value;
  877. else
  878. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  879. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  880. esdmode2 |= (rtt_wr & 0x3) << 9;
  881. switch (i) {
  882. case 1:
  883. ddr->ddr_sdram_mode_4 = (0
  884. | ((esdmode2 & 0xFFFF) << 16)
  885. | ((esdmode3 & 0xFFFF) << 0)
  886. );
  887. break;
  888. case 2:
  889. ddr->ddr_sdram_mode_6 = (0
  890. | ((esdmode2 & 0xFFFF) << 16)
  891. | ((esdmode3 & 0xFFFF) << 0)
  892. );
  893. break;
  894. case 3:
  895. ddr->ddr_sdram_mode_8 = (0
  896. | ((esdmode2 & 0xFFFF) << 16)
  897. | ((esdmode3 & 0xFFFF) << 0)
  898. );
  899. break;
  900. }
  901. }
  902. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  903. ddr->ddr_sdram_mode_4);
  904. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  905. ddr->ddr_sdram_mode_6);
  906. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  907. ddr->ddr_sdram_mode_8);
  908. }
  909. }
  910. #elif defined(CONFIG_SYS_FSL_DDR3)
  911. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  912. static void set_ddr_sdram_mode_2(fsl_ddr_cfg_regs_t *ddr,
  913. const memctl_options_t *popts,
  914. const common_timing_params_t *common_dimm,
  915. const unsigned int unq_mrs_en)
  916. {
  917. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  918. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  919. int i;
  920. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  921. unsigned int srt = 0; /* self-refresh temerature, normal range */
  922. unsigned int asr = 0; /* auto self-refresh disable */
  923. unsigned int cwl = compute_cas_write_latency() - 5;
  924. unsigned int pasr = 0; /* partial array self refresh disable */
  925. if (popts->rtt_override)
  926. rtt_wr = popts->rtt_wr_override_value;
  927. else
  928. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  929. if (common_dimm->extended_op_srt)
  930. srt = common_dimm->extended_op_srt;
  931. esdmode2 = (0
  932. | ((rtt_wr & 0x3) << 9)
  933. | ((srt & 0x1) << 7)
  934. | ((asr & 0x1) << 6)
  935. | ((cwl & 0x7) << 3)
  936. | ((pasr & 0x7) << 0));
  937. ddr->ddr_sdram_mode_2 = (0
  938. | ((esdmode2 & 0xFFFF) << 16)
  939. | ((esdmode3 & 0xFFFF) << 0)
  940. );
  941. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  942. if (unq_mrs_en) { /* unique mode registers are supported */
  943. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  944. if (popts->rtt_override)
  945. rtt_wr = popts->rtt_wr_override_value;
  946. else
  947. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  948. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  949. esdmode2 |= (rtt_wr & 0x3) << 9;
  950. switch (i) {
  951. case 1:
  952. ddr->ddr_sdram_mode_4 = (0
  953. | ((esdmode2 & 0xFFFF) << 16)
  954. | ((esdmode3 & 0xFFFF) << 0)
  955. );
  956. break;
  957. case 2:
  958. ddr->ddr_sdram_mode_6 = (0
  959. | ((esdmode2 & 0xFFFF) << 16)
  960. | ((esdmode3 & 0xFFFF) << 0)
  961. );
  962. break;
  963. case 3:
  964. ddr->ddr_sdram_mode_8 = (0
  965. | ((esdmode2 & 0xFFFF) << 16)
  966. | ((esdmode3 & 0xFFFF) << 0)
  967. );
  968. break;
  969. }
  970. }
  971. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  972. ddr->ddr_sdram_mode_4);
  973. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  974. ddr->ddr_sdram_mode_6);
  975. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  976. ddr->ddr_sdram_mode_8);
  977. }
  978. }
  979. #else /* for DDR2 and DDR1 */
  980. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  981. static void set_ddr_sdram_mode_2(fsl_ddr_cfg_regs_t *ddr,
  982. const memctl_options_t *popts,
  983. const common_timing_params_t *common_dimm,
  984. const unsigned int unq_mrs_en)
  985. {
  986. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  987. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  988. ddr->ddr_sdram_mode_2 = (0
  989. | ((esdmode2 & 0xFFFF) << 16)
  990. | ((esdmode3 & 0xFFFF) << 0)
  991. );
  992. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  993. }
  994. #endif
  995. #ifdef CONFIG_SYS_FSL_DDR4
  996. /* DDR SDRAM Mode configuration 9 (DDR_SDRAM_MODE_9) */
  997. static void set_ddr_sdram_mode_9(fsl_ddr_cfg_regs_t *ddr,
  998. const memctl_options_t *popts,
  999. const common_timing_params_t *common_dimm,
  1000. const unsigned int unq_mrs_en)
  1001. {
  1002. int i;
  1003. unsigned short esdmode4 = 0; /* Extended SDRAM mode 4 */
  1004. unsigned short esdmode5; /* Extended SDRAM mode 5 */
  1005. esdmode5 = 0x00000400; /* Data mask enabled */
  1006. ddr->ddr_sdram_mode_9 = (0
  1007. | ((esdmode4 & 0xffff) << 16)
  1008. | ((esdmode5 & 0xffff) << 0)
  1009. );
  1010. debug("FSLDDR: ddr_sdram_mode_9) = 0x%08x\n", ddr->ddr_sdram_mode_9);
  1011. if (unq_mrs_en) { /* unique mode registers are supported */
  1012. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1013. switch (i) {
  1014. case 1:
  1015. ddr->ddr_sdram_mode_11 = (0
  1016. | ((esdmode4 & 0xFFFF) << 16)
  1017. | ((esdmode5 & 0xFFFF) << 0)
  1018. );
  1019. break;
  1020. case 2:
  1021. ddr->ddr_sdram_mode_13 = (0
  1022. | ((esdmode4 & 0xFFFF) << 16)
  1023. | ((esdmode5 & 0xFFFF) << 0)
  1024. );
  1025. break;
  1026. case 3:
  1027. ddr->ddr_sdram_mode_15 = (0
  1028. | ((esdmode4 & 0xFFFF) << 16)
  1029. | ((esdmode5 & 0xFFFF) << 0)
  1030. );
  1031. break;
  1032. }
  1033. }
  1034. debug("FSLDDR: ddr_sdram_mode_11 = 0x%08x\n",
  1035. ddr->ddr_sdram_mode_11);
  1036. debug("FSLDDR: ddr_sdram_mode_13 = 0x%08x\n",
  1037. ddr->ddr_sdram_mode_13);
  1038. debug("FSLDDR: ddr_sdram_mode_15 = 0x%08x\n",
  1039. ddr->ddr_sdram_mode_15);
  1040. }
  1041. }
  1042. /* DDR SDRAM Mode configuration 10 (DDR_SDRAM_MODE_10) */
  1043. static void set_ddr_sdram_mode_10(fsl_ddr_cfg_regs_t *ddr,
  1044. const memctl_options_t *popts,
  1045. const common_timing_params_t *common_dimm,
  1046. const unsigned int unq_mrs_en)
  1047. {
  1048. int i;
  1049. unsigned short esdmode6 = 0; /* Extended SDRAM mode 6 */
  1050. unsigned short esdmode7 = 0; /* Extended SDRAM mode 7 */
  1051. unsigned int tccdl_min = picos_to_mclk(common_dimm->tccdl_ps);
  1052. esdmode6 = ((tccdl_min - 4) & 0x7) << 10;
  1053. ddr->ddr_sdram_mode_10 = (0
  1054. | ((esdmode6 & 0xffff) << 16)
  1055. | ((esdmode7 & 0xffff) << 0)
  1056. );
  1057. debug("FSLDDR: ddr_sdram_mode_10) = 0x%08x\n", ddr->ddr_sdram_mode_10);
  1058. if (unq_mrs_en) { /* unique mode registers are supported */
  1059. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1060. switch (i) {
  1061. case 1:
  1062. ddr->ddr_sdram_mode_12 = (0
  1063. | ((esdmode6 & 0xFFFF) << 16)
  1064. | ((esdmode7 & 0xFFFF) << 0)
  1065. );
  1066. break;
  1067. case 2:
  1068. ddr->ddr_sdram_mode_14 = (0
  1069. | ((esdmode6 & 0xFFFF) << 16)
  1070. | ((esdmode7 & 0xFFFF) << 0)
  1071. );
  1072. break;
  1073. case 3:
  1074. ddr->ddr_sdram_mode_16 = (0
  1075. | ((esdmode6 & 0xFFFF) << 16)
  1076. | ((esdmode7 & 0xFFFF) << 0)
  1077. );
  1078. break;
  1079. }
  1080. }
  1081. debug("FSLDDR: ddr_sdram_mode_12 = 0x%08x\n",
  1082. ddr->ddr_sdram_mode_12);
  1083. debug("FSLDDR: ddr_sdram_mode_14 = 0x%08x\n",
  1084. ddr->ddr_sdram_mode_14);
  1085. debug("FSLDDR: ddr_sdram_mode_16 = 0x%08x\n",
  1086. ddr->ddr_sdram_mode_16);
  1087. }
  1088. }
  1089. #endif
  1090. /* DDR SDRAM Interval Configuration (DDR_SDRAM_INTERVAL) */
  1091. static void set_ddr_sdram_interval(fsl_ddr_cfg_regs_t *ddr,
  1092. const memctl_options_t *popts,
  1093. const common_timing_params_t *common_dimm)
  1094. {
  1095. unsigned int refint; /* Refresh interval */
  1096. unsigned int bstopre; /* Precharge interval */
  1097. refint = picos_to_mclk(common_dimm->refresh_rate_ps);
  1098. bstopre = popts->bstopre;
  1099. /* refint field used 0x3FFF in earlier controllers */
  1100. ddr->ddr_sdram_interval = (0
  1101. | ((refint & 0xFFFF) << 16)
  1102. | ((bstopre & 0x3FFF) << 0)
  1103. );
  1104. debug("FSLDDR: ddr_sdram_interval = 0x%08x\n", ddr->ddr_sdram_interval);
  1105. }
  1106. #ifdef CONFIG_SYS_FSL_DDR4
  1107. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1108. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  1109. const memctl_options_t *popts,
  1110. const common_timing_params_t *common_dimm,
  1111. unsigned int cas_latency,
  1112. unsigned int additive_latency,
  1113. const unsigned int unq_mrs_en)
  1114. {
  1115. int i;
  1116. unsigned short esdmode; /* Extended SDRAM mode */
  1117. unsigned short sdmode; /* SDRAM mode */
  1118. /* Mode Register - MR1 */
  1119. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  1120. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  1121. unsigned int rtt;
  1122. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  1123. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  1124. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  1125. unsigned int dll_en = 1; /* DLL Enable 1=Enable (Normal),
  1126. 0=Disable (Test/Debug) */
  1127. /* Mode Register - MR0 */
  1128. unsigned int wr = 0; /* Write Recovery */
  1129. unsigned int dll_rst; /* DLL Reset */
  1130. unsigned int mode; /* Normal=0 or Test=1 */
  1131. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  1132. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  1133. unsigned int bt;
  1134. unsigned int bl; /* BL: Burst Length */
  1135. unsigned int wr_mclk;
  1136. /* DDR4 support WR 10, 12, 14, 16, 18, 20, 24 */
  1137. static const u8 wr_table[] = {
  1138. 0, 1, 1, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 6, 6};
  1139. /* DDR4 support CAS 9, 10, 11, 12, 13, 14, 15, 16, 18, 20, 22, 24 */
  1140. static const u8 cas_latency_table[] = {
  1141. 0, 1, 2, 3, 4, 5, 6, 7, 8, 8,
  1142. 9, 9, 10, 10, 11, 11};
  1143. if (popts->rtt_override)
  1144. rtt = popts->rtt_override_value;
  1145. else
  1146. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  1147. if (additive_latency == (cas_latency - 1))
  1148. al = 1;
  1149. if (additive_latency == (cas_latency - 2))
  1150. al = 2;
  1151. if (popts->quad_rank_present)
  1152. dic = 1; /* output driver impedance 240/7 ohm */
  1153. /*
  1154. * The esdmode value will also be used for writing
  1155. * MR1 during write leveling for DDR3, although the
  1156. * bits specifically related to the write leveling
  1157. * scheme will be handled automatically by the DDR
  1158. * controller. so we set the wrlvl_en = 0 here.
  1159. */
  1160. esdmode = (0
  1161. | ((qoff & 0x1) << 12)
  1162. | ((tdqs_en & 0x1) << 11)
  1163. | ((rtt & 0x7) << 8)
  1164. | ((wrlvl_en & 0x1) << 7)
  1165. | ((al & 0x3) << 3)
  1166. | ((dic & 0x3) << 1) /* DIC field is split */
  1167. | ((dll_en & 0x1) << 0)
  1168. );
  1169. /*
  1170. * DLL control for precharge PD
  1171. * 0=slow exit DLL off (tXPDLL)
  1172. * 1=fast exit DLL on (tXP)
  1173. */
  1174. wr_mclk = picos_to_mclk(common_dimm->twr_ps);
  1175. if (wr_mclk <= 24) {
  1176. wr = wr_table[wr_mclk - 10];
  1177. } else {
  1178. printf("Error: unsupported write recovery for mode register wr_mclk = %d\n",
  1179. wr_mclk);
  1180. }
  1181. dll_rst = 0; /* dll no reset */
  1182. mode = 0; /* normal mode */
  1183. /* look up table to get the cas latency bits */
  1184. if (cas_latency >= 9 && cas_latency <= 24)
  1185. caslat = cas_latency_table[cas_latency - 9];
  1186. else
  1187. printf("Error: unsupported cas latency for mode register\n");
  1188. bt = 0; /* Nibble sequential */
  1189. switch (popts->burst_length) {
  1190. case DDR_BL8:
  1191. bl = 0;
  1192. break;
  1193. case DDR_OTF:
  1194. bl = 1;
  1195. break;
  1196. case DDR_BC4:
  1197. bl = 2;
  1198. break;
  1199. default:
  1200. printf("Error: invalid burst length of %u specified. ",
  1201. popts->burst_length);
  1202. puts("Defaulting to on-the-fly BC4 or BL8 beats.\n");
  1203. bl = 1;
  1204. break;
  1205. }
  1206. sdmode = (0
  1207. | ((wr & 0x7) << 9)
  1208. | ((dll_rst & 0x1) << 8)
  1209. | ((mode & 0x1) << 7)
  1210. | (((caslat >> 1) & 0x7) << 4)
  1211. | ((bt & 0x1) << 3)
  1212. | ((caslat & 1) << 2)
  1213. | ((bl & 0x3) << 0)
  1214. );
  1215. ddr->ddr_sdram_mode = (0
  1216. | ((esdmode & 0xFFFF) << 16)
  1217. | ((sdmode & 0xFFFF) << 0)
  1218. );
  1219. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1220. if (unq_mrs_en) { /* unique mode registers are supported */
  1221. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1222. if (popts->rtt_override)
  1223. rtt = popts->rtt_override_value;
  1224. else
  1225. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  1226. esdmode &= 0xF8FF; /* clear bit 10,9,8 for rtt */
  1227. esdmode |= (rtt & 0x7) << 8;
  1228. switch (i) {
  1229. case 1:
  1230. ddr->ddr_sdram_mode_3 = (0
  1231. | ((esdmode & 0xFFFF) << 16)
  1232. | ((sdmode & 0xFFFF) << 0)
  1233. );
  1234. break;
  1235. case 2:
  1236. ddr->ddr_sdram_mode_5 = (0
  1237. | ((esdmode & 0xFFFF) << 16)
  1238. | ((sdmode & 0xFFFF) << 0)
  1239. );
  1240. break;
  1241. case 3:
  1242. ddr->ddr_sdram_mode_7 = (0
  1243. | ((esdmode & 0xFFFF) << 16)
  1244. | ((sdmode & 0xFFFF) << 0)
  1245. );
  1246. break;
  1247. }
  1248. }
  1249. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  1250. ddr->ddr_sdram_mode_3);
  1251. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1252. ddr->ddr_sdram_mode_5);
  1253. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1254. ddr->ddr_sdram_mode_5);
  1255. }
  1256. }
  1257. #elif defined(CONFIG_SYS_FSL_DDR3)
  1258. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1259. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  1260. const memctl_options_t *popts,
  1261. const common_timing_params_t *common_dimm,
  1262. unsigned int cas_latency,
  1263. unsigned int additive_latency,
  1264. const unsigned int unq_mrs_en)
  1265. {
  1266. int i;
  1267. unsigned short esdmode; /* Extended SDRAM mode */
  1268. unsigned short sdmode; /* SDRAM mode */
  1269. /* Mode Register - MR1 */
  1270. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  1271. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  1272. unsigned int rtt;
  1273. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  1274. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  1275. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  1276. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  1277. 1=Disable (Test/Debug) */
  1278. /* Mode Register - MR0 */
  1279. unsigned int dll_on; /* DLL control for precharge PD, 0=off, 1=on */
  1280. unsigned int wr = 0; /* Write Recovery */
  1281. unsigned int dll_rst; /* DLL Reset */
  1282. unsigned int mode; /* Normal=0 or Test=1 */
  1283. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  1284. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  1285. unsigned int bt;
  1286. unsigned int bl; /* BL: Burst Length */
  1287. unsigned int wr_mclk;
  1288. /*
  1289. * DDR_SDRAM_MODE doesn't support 9,11,13,15
  1290. * Please refer JEDEC Standard No. 79-3E for Mode Register MR0
  1291. * for this table
  1292. */
  1293. static const u8 wr_table[] = {1, 2, 3, 4, 5, 5, 6, 6, 7, 7, 0, 0};
  1294. if (popts->rtt_override)
  1295. rtt = popts->rtt_override_value;
  1296. else
  1297. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  1298. if (additive_latency == (cas_latency - 1))
  1299. al = 1;
  1300. if (additive_latency == (cas_latency - 2))
  1301. al = 2;
  1302. if (popts->quad_rank_present)
  1303. dic = 1; /* output driver impedance 240/7 ohm */
  1304. /*
  1305. * The esdmode value will also be used for writing
  1306. * MR1 during write leveling for DDR3, although the
  1307. * bits specifically related to the write leveling
  1308. * scheme will be handled automatically by the DDR
  1309. * controller. so we set the wrlvl_en = 0 here.
  1310. */
  1311. esdmode = (0
  1312. | ((qoff & 0x1) << 12)
  1313. | ((tdqs_en & 0x1) << 11)
  1314. | ((rtt & 0x4) << 7) /* rtt field is split */
  1315. | ((wrlvl_en & 0x1) << 7)
  1316. | ((rtt & 0x2) << 5) /* rtt field is split */
  1317. | ((dic & 0x2) << 4) /* DIC field is split */
  1318. | ((al & 0x3) << 3)
  1319. | ((rtt & 0x1) << 2) /* rtt field is split */
  1320. | ((dic & 0x1) << 1) /* DIC field is split */
  1321. | ((dll_en & 0x1) << 0)
  1322. );
  1323. /*
  1324. * DLL control for precharge PD
  1325. * 0=slow exit DLL off (tXPDLL)
  1326. * 1=fast exit DLL on (tXP)
  1327. */
  1328. dll_on = 1;
  1329. wr_mclk = picos_to_mclk(common_dimm->twr_ps);
  1330. if (wr_mclk <= 16) {
  1331. wr = wr_table[wr_mclk - 5];
  1332. } else {
  1333. printf("Error: unsupported write recovery for mode register "
  1334. "wr_mclk = %d\n", wr_mclk);
  1335. }
  1336. dll_rst = 0; /* dll no reset */
  1337. mode = 0; /* normal mode */
  1338. /* look up table to get the cas latency bits */
  1339. if (cas_latency >= 5 && cas_latency <= 16) {
  1340. unsigned char cas_latency_table[] = {
  1341. 0x2, /* 5 clocks */
  1342. 0x4, /* 6 clocks */
  1343. 0x6, /* 7 clocks */
  1344. 0x8, /* 8 clocks */
  1345. 0xa, /* 9 clocks */
  1346. 0xc, /* 10 clocks */
  1347. 0xe, /* 11 clocks */
  1348. 0x1, /* 12 clocks */
  1349. 0x3, /* 13 clocks */
  1350. 0x5, /* 14 clocks */
  1351. 0x7, /* 15 clocks */
  1352. 0x9, /* 16 clocks */
  1353. };
  1354. caslat = cas_latency_table[cas_latency - 5];
  1355. } else {
  1356. printf("Error: unsupported cas latency for mode register\n");
  1357. }
  1358. bt = 0; /* Nibble sequential */
  1359. switch (popts->burst_length) {
  1360. case DDR_BL8:
  1361. bl = 0;
  1362. break;
  1363. case DDR_OTF:
  1364. bl = 1;
  1365. break;
  1366. case DDR_BC4:
  1367. bl = 2;
  1368. break;
  1369. default:
  1370. printf("Error: invalid burst length of %u specified. "
  1371. " Defaulting to on-the-fly BC4 or BL8 beats.\n",
  1372. popts->burst_length);
  1373. bl = 1;
  1374. break;
  1375. }
  1376. sdmode = (0
  1377. | ((dll_on & 0x1) << 12)
  1378. | ((wr & 0x7) << 9)
  1379. | ((dll_rst & 0x1) << 8)
  1380. | ((mode & 0x1) << 7)
  1381. | (((caslat >> 1) & 0x7) << 4)
  1382. | ((bt & 0x1) << 3)
  1383. | ((caslat & 1) << 2)
  1384. | ((bl & 0x3) << 0)
  1385. );
  1386. ddr->ddr_sdram_mode = (0
  1387. | ((esdmode & 0xFFFF) << 16)
  1388. | ((sdmode & 0xFFFF) << 0)
  1389. );
  1390. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1391. if (unq_mrs_en) { /* unique mode registers are supported */
  1392. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1393. if (popts->rtt_override)
  1394. rtt = popts->rtt_override_value;
  1395. else
  1396. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  1397. esdmode &= 0xFDBB; /* clear bit 9,6,2 */
  1398. esdmode |= (0
  1399. | ((rtt & 0x4) << 7) /* rtt field is split */
  1400. | ((rtt & 0x2) << 5) /* rtt field is split */
  1401. | ((rtt & 0x1) << 2) /* rtt field is split */
  1402. );
  1403. switch (i) {
  1404. case 1:
  1405. ddr->ddr_sdram_mode_3 = (0
  1406. | ((esdmode & 0xFFFF) << 16)
  1407. | ((sdmode & 0xFFFF) << 0)
  1408. );
  1409. break;
  1410. case 2:
  1411. ddr->ddr_sdram_mode_5 = (0
  1412. | ((esdmode & 0xFFFF) << 16)
  1413. | ((sdmode & 0xFFFF) << 0)
  1414. );
  1415. break;
  1416. case 3:
  1417. ddr->ddr_sdram_mode_7 = (0
  1418. | ((esdmode & 0xFFFF) << 16)
  1419. | ((sdmode & 0xFFFF) << 0)
  1420. );
  1421. break;
  1422. }
  1423. }
  1424. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  1425. ddr->ddr_sdram_mode_3);
  1426. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1427. ddr->ddr_sdram_mode_5);
  1428. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1429. ddr->ddr_sdram_mode_5);
  1430. }
  1431. }
  1432. #else /* !CONFIG_SYS_FSL_DDR3 */
  1433. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1434. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  1435. const memctl_options_t *popts,
  1436. const common_timing_params_t *common_dimm,
  1437. unsigned int cas_latency,
  1438. unsigned int additive_latency,
  1439. const unsigned int unq_mrs_en)
  1440. {
  1441. unsigned short esdmode; /* Extended SDRAM mode */
  1442. unsigned short sdmode; /* SDRAM mode */
  1443. /*
  1444. * FIXME: This ought to be pre-calculated in a
  1445. * technology-specific routine,
  1446. * e.g. compute_DDR2_mode_register(), and then the
  1447. * sdmode and esdmode passed in as part of common_dimm.
  1448. */
  1449. /* Extended Mode Register */
  1450. unsigned int mrs = 0; /* Mode Register Set */
  1451. unsigned int outputs = 0; /* 0=Enabled, 1=Disabled */
  1452. unsigned int rdqs_en = 0; /* RDQS Enable: 0=no, 1=yes */
  1453. unsigned int dqs_en = 0; /* DQS# Enable: 0=enable, 1=disable */
  1454. unsigned int ocd = 0; /* 0x0=OCD not supported,
  1455. 0x7=OCD default state */
  1456. unsigned int rtt;
  1457. unsigned int al; /* Posted CAS# additive latency (AL) */
  1458. unsigned int ods = 0; /* Output Drive Strength:
  1459. 0 = Full strength (18ohm)
  1460. 1 = Reduced strength (4ohm) */
  1461. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  1462. 1=Disable (Test/Debug) */
  1463. /* Mode Register (MR) */
  1464. unsigned int mr; /* Mode Register Definition */
  1465. unsigned int pd; /* Power-Down Mode */
  1466. unsigned int wr; /* Write Recovery */
  1467. unsigned int dll_res; /* DLL Reset */
  1468. unsigned int mode; /* Normal=0 or Test=1 */
  1469. unsigned int caslat = 0;/* CAS# latency */
  1470. /* BT: Burst Type (0=Sequential, 1=Interleaved) */
  1471. unsigned int bt;
  1472. unsigned int bl; /* BL: Burst Length */
  1473. dqs_en = !popts->dqs_config;
  1474. rtt = fsl_ddr_get_rtt();
  1475. al = additive_latency;
  1476. esdmode = (0
  1477. | ((mrs & 0x3) << 14)
  1478. | ((outputs & 0x1) << 12)
  1479. | ((rdqs_en & 0x1) << 11)
  1480. | ((dqs_en & 0x1) << 10)
  1481. | ((ocd & 0x7) << 7)
  1482. | ((rtt & 0x2) << 5) /* rtt field is split */
  1483. | ((al & 0x7) << 3)
  1484. | ((rtt & 0x1) << 2) /* rtt field is split */
  1485. | ((ods & 0x1) << 1)
  1486. | ((dll_en & 0x1) << 0)
  1487. );
  1488. mr = 0; /* FIXME: CHECKME */
  1489. /*
  1490. * 0 = Fast Exit (Normal)
  1491. * 1 = Slow Exit (Low Power)
  1492. */
  1493. pd = 0;
  1494. #if defined(CONFIG_SYS_FSL_DDR1)
  1495. wr = 0; /* Historical */
  1496. #elif defined(CONFIG_SYS_FSL_DDR2)
  1497. wr = picos_to_mclk(common_dimm->twr_ps);
  1498. #endif
  1499. dll_res = 0;
  1500. mode = 0;
  1501. #if defined(CONFIG_SYS_FSL_DDR1)
  1502. if (1 <= cas_latency && cas_latency <= 4) {
  1503. unsigned char mode_caslat_table[4] = {
  1504. 0x5, /* 1.5 clocks */
  1505. 0x2, /* 2.0 clocks */
  1506. 0x6, /* 2.5 clocks */
  1507. 0x3 /* 3.0 clocks */
  1508. };
  1509. caslat = mode_caslat_table[cas_latency - 1];
  1510. } else {
  1511. printf("Warning: unknown cas_latency %d\n", cas_latency);
  1512. }
  1513. #elif defined(CONFIG_SYS_FSL_DDR2)
  1514. caslat = cas_latency;
  1515. #endif
  1516. bt = 0;
  1517. switch (popts->burst_length) {
  1518. case DDR_BL4:
  1519. bl = 2;
  1520. break;
  1521. case DDR_BL8:
  1522. bl = 3;
  1523. break;
  1524. default:
  1525. printf("Error: invalid burst length of %u specified. "
  1526. " Defaulting to 4 beats.\n",
  1527. popts->burst_length);
  1528. bl = 2;
  1529. break;
  1530. }
  1531. sdmode = (0
  1532. | ((mr & 0x3) << 14)
  1533. | ((pd & 0x1) << 12)
  1534. | ((wr & 0x7) << 9)
  1535. | ((dll_res & 0x1) << 8)
  1536. | ((mode & 0x1) << 7)
  1537. | ((caslat & 0x7) << 4)
  1538. | ((bt & 0x1) << 3)
  1539. | ((bl & 0x7) << 0)
  1540. );
  1541. ddr->ddr_sdram_mode = (0
  1542. | ((esdmode & 0xFFFF) << 16)
  1543. | ((sdmode & 0xFFFF) << 0)
  1544. );
  1545. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1546. }
  1547. #endif
  1548. /* DDR SDRAM Data Initialization (DDR_DATA_INIT) */
  1549. static void set_ddr_data_init(fsl_ddr_cfg_regs_t *ddr)
  1550. {
  1551. unsigned int init_value; /* Initialization value */
  1552. #ifdef CONFIG_MEM_INIT_VALUE
  1553. init_value = CONFIG_MEM_INIT_VALUE;
  1554. #else
  1555. init_value = 0xDEADBEEF;
  1556. #endif
  1557. ddr->ddr_data_init = init_value;
  1558. }
  1559. /*
  1560. * DDR SDRAM Clock Control (DDR_SDRAM_CLK_CNTL)
  1561. * The old controller on the 8540/60 doesn't have this register.
  1562. * Hope it's OK to set it (to 0) anyway.
  1563. */
  1564. static void set_ddr_sdram_clk_cntl(fsl_ddr_cfg_regs_t *ddr,
  1565. const memctl_options_t *popts)
  1566. {
  1567. unsigned int clk_adjust; /* Clock adjust */
  1568. clk_adjust = popts->clk_adjust;
  1569. ddr->ddr_sdram_clk_cntl = (clk_adjust & 0xF) << 23;
  1570. debug("FSLDDR: clk_cntl = 0x%08x\n", ddr->ddr_sdram_clk_cntl);
  1571. }
  1572. /* DDR Initialization Address (DDR_INIT_ADDR) */
  1573. static void set_ddr_init_addr(fsl_ddr_cfg_regs_t *ddr)
  1574. {
  1575. unsigned int init_addr = 0; /* Initialization address */
  1576. ddr->ddr_init_addr = init_addr;
  1577. }
  1578. /* DDR Initialization Address (DDR_INIT_EXT_ADDR) */
  1579. static void set_ddr_init_ext_addr(fsl_ddr_cfg_regs_t *ddr)
  1580. {
  1581. unsigned int uia = 0; /* Use initialization address */
  1582. unsigned int init_ext_addr = 0; /* Initialization address */
  1583. ddr->ddr_init_ext_addr = (0
  1584. | ((uia & 0x1) << 31)
  1585. | (init_ext_addr & 0xF)
  1586. );
  1587. }
  1588. /* DDR SDRAM Timing Configuration 4 (TIMING_CFG_4) */
  1589. static void set_timing_cfg_4(fsl_ddr_cfg_regs_t *ddr,
  1590. const memctl_options_t *popts)
  1591. {
  1592. unsigned int rwt = 0; /* Read-to-write turnaround for same CS */
  1593. unsigned int wrt = 0; /* Write-to-read turnaround for same CS */
  1594. unsigned int rrt = 0; /* Read-to-read turnaround for same CS */
  1595. unsigned int wwt = 0; /* Write-to-write turnaround for same CS */
  1596. unsigned int dll_lock = 0; /* DDR SDRAM DLL Lock Time */
  1597. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  1598. if (popts->burst_length == DDR_BL8) {
  1599. /* We set BL/2 for fixed BL8 */
  1600. rrt = 0; /* BL/2 clocks */
  1601. wwt = 0; /* BL/2 clocks */
  1602. } else {
  1603. /* We need to set BL/2 + 2 to BC4 and OTF */
  1604. rrt = 2; /* BL/2 + 2 clocks */
  1605. wwt = 2; /* BL/2 + 2 clocks */
  1606. }
  1607. #endif
  1608. #ifdef CONFIG_SYS_FSL_DDR4
  1609. dll_lock = 2; /* tDLLK = 1024 clocks */
  1610. #elif defined(CONFIG_SYS_FSL_DDR3)
  1611. dll_lock = 1; /* tDLLK = 512 clocks from spec */
  1612. #endif
  1613. ddr->timing_cfg_4 = (0
  1614. | ((rwt & 0xf) << 28)
  1615. | ((wrt & 0xf) << 24)
  1616. | ((rrt & 0xf) << 20)
  1617. | ((wwt & 0xf) << 16)
  1618. | (dll_lock & 0x3)
  1619. );
  1620. debug("FSLDDR: timing_cfg_4 = 0x%08x\n", ddr->timing_cfg_4);
  1621. }
  1622. /* DDR SDRAM Timing Configuration 5 (TIMING_CFG_5) */
  1623. static void set_timing_cfg_5(fsl_ddr_cfg_regs_t *ddr, unsigned int cas_latency)
  1624. {
  1625. unsigned int rodt_on = 0; /* Read to ODT on */
  1626. unsigned int rodt_off = 0; /* Read to ODT off */
  1627. unsigned int wodt_on = 0; /* Write to ODT on */
  1628. unsigned int wodt_off = 0; /* Write to ODT off */
  1629. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  1630. unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
  1631. ((ddr->timing_cfg_2 & 0x00040000) >> 14);
  1632. /* rodt_on = timing_cfg_1[caslat] - timing_cfg_2[wrlat] + 1 */
  1633. if (cas_latency >= wr_lat)
  1634. rodt_on = cas_latency - wr_lat + 1;
  1635. rodt_off = 4; /* 4 clocks */
  1636. wodt_on = 1; /* 1 clocks */
  1637. wodt_off = 4; /* 4 clocks */
  1638. #endif
  1639. ddr->timing_cfg_5 = (0
  1640. | ((rodt_on & 0x1f) << 24)
  1641. | ((rodt_off & 0x7) << 20)
  1642. | ((wodt_on & 0x1f) << 12)
  1643. | ((wodt_off & 0x7) << 8)
  1644. );
  1645. debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5);
  1646. }
  1647. #ifdef CONFIG_SYS_FSL_DDR4
  1648. static void set_timing_cfg_6(fsl_ddr_cfg_regs_t *ddr)
  1649. {
  1650. unsigned int hs_caslat = 0;
  1651. unsigned int hs_wrlat = 0;
  1652. unsigned int hs_wrrec = 0;
  1653. unsigned int hs_clkadj = 0;
  1654. unsigned int hs_wrlvl_start = 0;
  1655. ddr->timing_cfg_6 = (0
  1656. | ((hs_caslat & 0x1f) << 24)
  1657. | ((hs_wrlat & 0x1f) << 19)
  1658. | ((hs_wrrec & 0x1f) << 12)
  1659. | ((hs_clkadj & 0x1f) << 6)
  1660. | ((hs_wrlvl_start & 0x1f) << 0)
  1661. );
  1662. debug("FSLDDR: timing_cfg_6 = 0x%08x\n", ddr->timing_cfg_6);
  1663. }
  1664. static void set_timing_cfg_7(fsl_ddr_cfg_regs_t *ddr,
  1665. const common_timing_params_t *common_dimm)
  1666. {
  1667. unsigned int txpr, tcksre, tcksrx;
  1668. unsigned int cke_rst, cksre, cksrx, par_lat, cs_to_cmd;
  1669. txpr = max(5U, picos_to_mclk(common_dimm->trfc1_ps + 10000));
  1670. tcksre = max(5U, picos_to_mclk(10000));
  1671. tcksrx = max(5U, picos_to_mclk(10000));
  1672. par_lat = 0;
  1673. cs_to_cmd = 0;
  1674. if (txpr <= 200)
  1675. cke_rst = 0;
  1676. else if (txpr <= 256)
  1677. cke_rst = 1;
  1678. else if (txpr <= 512)
  1679. cke_rst = 2;
  1680. else
  1681. cke_rst = 3;
  1682. if (tcksre <= 19)
  1683. cksre = tcksre - 5;
  1684. else
  1685. cksre = 15;
  1686. if (tcksrx <= 19)
  1687. cksrx = tcksrx - 5;
  1688. else
  1689. cksrx = 15;
  1690. ddr->timing_cfg_7 = (0
  1691. | ((cke_rst & 0x3) << 28)
  1692. | ((cksre & 0xf) << 24)
  1693. | ((cksrx & 0xf) << 20)
  1694. | ((par_lat & 0xf) << 16)
  1695. | ((cs_to_cmd & 0xf) << 4)
  1696. );
  1697. debug("FSLDDR: timing_cfg_7 = 0x%08x\n", ddr->timing_cfg_7);
  1698. }
  1699. static void set_timing_cfg_8(fsl_ddr_cfg_regs_t *ddr,
  1700. const memctl_options_t *popts,
  1701. const common_timing_params_t *common_dimm,
  1702. unsigned int cas_latency)
  1703. {
  1704. unsigned int rwt_bg, wrt_bg, rrt_bg, wwt_bg;
  1705. unsigned int acttoact_bg, wrtord_bg, pre_all_rec;
  1706. unsigned int tccdl = picos_to_mclk(common_dimm->tccdl_ps);
  1707. unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
  1708. ((ddr->timing_cfg_2 & 0x00040000) >> 14);
  1709. rwt_bg = cas_latency + 2 + 4 - wr_lat;
  1710. if (rwt_bg < tccdl)
  1711. rwt_bg = tccdl - rwt_bg;
  1712. else
  1713. rwt_bg = 0;
  1714. wrt_bg = wr_lat + 4 + 1 - cas_latency;
  1715. if (wrt_bg < tccdl)
  1716. wrt_bg = tccdl - wrt_bg;
  1717. else
  1718. wrt_bg = 0;
  1719. if (popts->burst_length == DDR_BL8) {
  1720. rrt_bg = tccdl - 4;
  1721. wwt_bg = tccdl - 4;
  1722. } else {
  1723. rrt_bg = tccdl - 2;
  1724. wwt_bg = tccdl - 4;
  1725. }
  1726. acttoact_bg = picos_to_mclk(common_dimm->trrdl_ps);
  1727. wrtord_bg = max(4U, picos_to_mclk(7500));
  1728. if (popts->otf_burst_chop_en)
  1729. wrtord_bg += 2;
  1730. pre_all_rec = 0;
  1731. ddr->timing_cfg_8 = (0
  1732. | ((rwt_bg & 0xf) << 28)
  1733. | ((wrt_bg & 0xf) << 24)
  1734. | ((rrt_bg & 0xf) << 20)
  1735. | ((wwt_bg & 0xf) << 16)
  1736. | ((acttoact_bg & 0xf) << 12)
  1737. | ((wrtord_bg & 0xf) << 8)
  1738. | ((pre_all_rec & 0x1f) << 0)
  1739. );
  1740. debug("FSLDDR: timing_cfg_8 = 0x%08x\n", ddr->timing_cfg_8);
  1741. }
  1742. static void set_timing_cfg_9(fsl_ddr_cfg_regs_t *ddr)
  1743. {
  1744. ddr->timing_cfg_9 = 0;
  1745. debug("FSLDDR: timing_cfg_9 = 0x%08x\n", ddr->timing_cfg_9);
  1746. }
  1747. /* This function needs to be called after set_ddr_sdram_cfg() is called */
  1748. static void set_ddr_dq_mapping(fsl_ddr_cfg_regs_t *ddr,
  1749. const dimm_params_t *dimm_params)
  1750. {
  1751. unsigned int acc_ecc_en = (ddr->ddr_sdram_cfg >> 2) & 0x1;
  1752. ddr->dq_map_0 = ((dimm_params->dq_mapping[0] & 0x3F) << 26) |
  1753. ((dimm_params->dq_mapping[1] & 0x3F) << 20) |
  1754. ((dimm_params->dq_mapping[2] & 0x3F) << 14) |
  1755. ((dimm_params->dq_mapping[3] & 0x3F) << 8) |
  1756. ((dimm_params->dq_mapping[4] & 0x3F) << 2);
  1757. ddr->dq_map_1 = ((dimm_params->dq_mapping[5] & 0x3F) << 26) |
  1758. ((dimm_params->dq_mapping[6] & 0x3F) << 20) |
  1759. ((dimm_params->dq_mapping[7] & 0x3F) << 14) |
  1760. ((dimm_params->dq_mapping[10] & 0x3F) << 8) |
  1761. ((dimm_params->dq_mapping[11] & 0x3F) << 2);
  1762. ddr->dq_map_2 = ((dimm_params->dq_mapping[12] & 0x3F) << 26) |
  1763. ((dimm_params->dq_mapping[13] & 0x3F) << 20) |
  1764. ((dimm_params->dq_mapping[14] & 0x3F) << 14) |
  1765. ((dimm_params->dq_mapping[15] & 0x3F) << 8) |
  1766. ((dimm_params->dq_mapping[16] & 0x3F) << 2);
  1767. /* dq_map for ECC[4:7] is set to 0 if accumulated ECC is enabled */
  1768. ddr->dq_map_3 = ((dimm_params->dq_mapping[17] & 0x3F) << 26) |
  1769. ((dimm_params->dq_mapping[8] & 0x3F) << 20) |
  1770. (acc_ecc_en ? 0 :
  1771. (dimm_params->dq_mapping[9] & 0x3F) << 14) |
  1772. dimm_params->dq_mapping_ors;
  1773. debug("FSLDDR: dq_map_0 = 0x%08x\n", ddr->dq_map_0);
  1774. debug("FSLDDR: dq_map_1 = 0x%08x\n", ddr->dq_map_1);
  1775. debug("FSLDDR: dq_map_2 = 0x%08x\n", ddr->dq_map_2);
  1776. debug("FSLDDR: dq_map_3 = 0x%08x\n", ddr->dq_map_3);
  1777. }
  1778. static void set_ddr_sdram_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  1779. const memctl_options_t *popts)
  1780. {
  1781. int rd_pre;
  1782. rd_pre = popts->quad_rank_present ? 1 : 0;
  1783. ddr->ddr_sdram_cfg_3 = (rd_pre & 0x1) << 16;
  1784. debug("FSLDDR: ddr_sdram_cfg_3 = 0x%08x\n", ddr->ddr_sdram_cfg_3);
  1785. }
  1786. #endif /* CONFIG_SYS_FSL_DDR4 */
  1787. /* DDR ZQ Calibration Control (DDR_ZQ_CNTL) */
  1788. static void set_ddr_zq_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int zq_en)
  1789. {
  1790. unsigned int zqinit = 0;/* POR ZQ Calibration Time (tZQinit) */
  1791. /* Normal Operation Full Calibration Time (tZQoper) */
  1792. unsigned int zqoper = 0;
  1793. /* Normal Operation Short Calibration Time (tZQCS) */
  1794. unsigned int zqcs = 0;
  1795. #ifdef CONFIG_SYS_FSL_DDR4
  1796. unsigned int zqcs_init;
  1797. #endif
  1798. if (zq_en) {
  1799. #ifdef CONFIG_SYS_FSL_DDR4
  1800. zqinit = 10; /* 1024 clocks */
  1801. zqoper = 9; /* 512 clocks */
  1802. zqcs = 7; /* 128 clocks */
  1803. zqcs_init = 5; /* 1024 refresh sequences */
  1804. #else
  1805. zqinit = 9; /* 512 clocks */
  1806. zqoper = 8; /* 256 clocks */
  1807. zqcs = 6; /* 64 clocks */
  1808. #endif
  1809. }
  1810. ddr->ddr_zq_cntl = (0
  1811. | ((zq_en & 0x1) << 31)
  1812. | ((zqinit & 0xF) << 24)
  1813. | ((zqoper & 0xF) << 16)
  1814. | ((zqcs & 0xF) << 8)
  1815. #ifdef CONFIG_SYS_FSL_DDR4
  1816. | ((zqcs_init & 0xF) << 0)
  1817. #endif
  1818. );
  1819. debug("FSLDDR: zq_cntl = 0x%08x\n", ddr->ddr_zq_cntl);
  1820. }
  1821. /* DDR Write Leveling Control (DDR_WRLVL_CNTL) */
  1822. static void set_ddr_wrlvl_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int wrlvl_en,
  1823. const memctl_options_t *popts)
  1824. {
  1825. /*
  1826. * First DQS pulse rising edge after margining mode
  1827. * is programmed (tWL_MRD)
  1828. */
  1829. unsigned int wrlvl_mrd = 0;
  1830. /* ODT delay after margining mode is programmed (tWL_ODTEN) */
  1831. unsigned int wrlvl_odten = 0;
  1832. /* DQS/DQS_ delay after margining mode is programmed (tWL_DQSEN) */
  1833. unsigned int wrlvl_dqsen = 0;
  1834. /* WRLVL_SMPL: Write leveling sample time */
  1835. unsigned int wrlvl_smpl = 0;
  1836. /* WRLVL_WLR: Write leveling repeition time */
  1837. unsigned int wrlvl_wlr = 0;
  1838. /* WRLVL_START: Write leveling start time */
  1839. unsigned int wrlvl_start = 0;
  1840. /* suggest enable write leveling for DDR3 due to fly-by topology */
  1841. if (wrlvl_en) {
  1842. /* tWL_MRD min = 40 nCK, we set it 64 */
  1843. wrlvl_mrd = 0x6;
  1844. /* tWL_ODTEN 128 */
  1845. wrlvl_odten = 0x7;
  1846. /* tWL_DQSEN min = 25 nCK, we set it 32 */
  1847. wrlvl_dqsen = 0x5;
  1848. /*
  1849. * Write leveling sample time at least need 6 clocks
  1850. * higher than tWLO to allow enough time for progagation
  1851. * delay and sampling the prime data bits.
  1852. */
  1853. wrlvl_smpl = 0xf;
  1854. /*
  1855. * Write leveling repetition time
  1856. * at least tWLO + 6 clocks clocks
  1857. * we set it 64
  1858. */
  1859. wrlvl_wlr = 0x6;
  1860. /*
  1861. * Write leveling start time
  1862. * The value use for the DQS_ADJUST for the first sample
  1863. * when write leveling is enabled. It probably needs to be
  1864. * overriden per platform.
  1865. */
  1866. wrlvl_start = 0x8;
  1867. /*
  1868. * Override the write leveling sample and start time
  1869. * according to specific board
  1870. */
  1871. if (popts->wrlvl_override) {
  1872. wrlvl_smpl = popts->wrlvl_sample;
  1873. wrlvl_start = popts->wrlvl_start;
  1874. }
  1875. }
  1876. ddr->ddr_wrlvl_cntl = (0
  1877. | ((wrlvl_en & 0x1) << 31)
  1878. | ((wrlvl_mrd & 0x7) << 24)
  1879. | ((wrlvl_odten & 0x7) << 20)
  1880. | ((wrlvl_dqsen & 0x7) << 16)
  1881. | ((wrlvl_smpl & 0xf) << 12)
  1882. | ((wrlvl_wlr & 0x7) << 8)
  1883. | ((wrlvl_start & 0x1F) << 0)
  1884. );
  1885. debug("FSLDDR: wrlvl_cntl = 0x%08x\n", ddr->ddr_wrlvl_cntl);
  1886. ddr->ddr_wrlvl_cntl_2 = popts->wrlvl_ctl_2;
  1887. debug("FSLDDR: wrlvl_cntl_2 = 0x%08x\n", ddr->ddr_wrlvl_cntl_2);
  1888. ddr->ddr_wrlvl_cntl_3 = popts->wrlvl_ctl_3;
  1889. debug("FSLDDR: wrlvl_cntl_3 = 0x%08x\n", ddr->ddr_wrlvl_cntl_3);
  1890. }
  1891. /* DDR Self Refresh Counter (DDR_SR_CNTR) */
  1892. static void set_ddr_sr_cntr(fsl_ddr_cfg_regs_t *ddr, unsigned int sr_it)
  1893. {
  1894. /* Self Refresh Idle Threshold */
  1895. ddr->ddr_sr_cntr = (sr_it & 0xF) << 16;
  1896. }
  1897. static void set_ddr_eor(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1898. {
  1899. if (popts->addr_hash) {
  1900. ddr->ddr_eor = 0x40000000; /* address hash enable */
  1901. puts("Address hashing enabled.\n");
  1902. }
  1903. }
  1904. static void set_ddr_cdr1(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1905. {
  1906. ddr->ddr_cdr1 = popts->ddr_cdr1;
  1907. debug("FSLDDR: ddr_cdr1 = 0x%08x\n", ddr->ddr_cdr1);
  1908. }
  1909. static void set_ddr_cdr2(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1910. {
  1911. ddr->ddr_cdr2 = popts->ddr_cdr2;
  1912. debug("FSLDDR: ddr_cdr2 = 0x%08x\n", ddr->ddr_cdr2);
  1913. }
  1914. unsigned int
  1915. check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr)
  1916. {
  1917. unsigned int res = 0;
  1918. /*
  1919. * Check that DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] are
  1920. * not set at the same time.
  1921. */
  1922. if (ddr->ddr_sdram_cfg & 0x10000000
  1923. && ddr->ddr_sdram_cfg & 0x00008000) {
  1924. printf("Error: DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] "
  1925. " should not be set at the same time.\n");
  1926. res++;
  1927. }
  1928. return res;
  1929. }
  1930. unsigned int
  1931. compute_fsl_memctl_config_regs(const memctl_options_t *popts,
  1932. fsl_ddr_cfg_regs_t *ddr,
  1933. const common_timing_params_t *common_dimm,
  1934. const dimm_params_t *dimm_params,
  1935. unsigned int dbw_cap_adj,
  1936. unsigned int size_only)
  1937. {
  1938. unsigned int i;
  1939. unsigned int cas_latency;
  1940. unsigned int additive_latency;
  1941. unsigned int sr_it;
  1942. unsigned int zq_en;
  1943. unsigned int wrlvl_en;
  1944. unsigned int ip_rev = 0;
  1945. unsigned int unq_mrs_en = 0;
  1946. int cs_en = 1;
  1947. memset(ddr, 0, sizeof(fsl_ddr_cfg_regs_t));
  1948. if (common_dimm == NULL) {
  1949. printf("Error: subset DIMM params struct null pointer\n");
  1950. return 1;
  1951. }
  1952. /*
  1953. * Process overrides first.
  1954. *
  1955. * FIXME: somehow add dereated caslat to this
  1956. */
  1957. cas_latency = (popts->cas_latency_override)
  1958. ? popts->cas_latency_override_value
  1959. : common_dimm->lowest_common_spd_caslat;
  1960. additive_latency = (popts->additive_latency_override)
  1961. ? popts->additive_latency_override_value
  1962. : common_dimm->additive_latency;
  1963. sr_it = (popts->auto_self_refresh_en)
  1964. ? popts->sr_it
  1965. : 0;
  1966. /* ZQ calibration */
  1967. zq_en = (popts->zq_en) ? 1 : 0;
  1968. /* write leveling */
  1969. wrlvl_en = (popts->wrlvl_en) ? 1 : 0;
  1970. /* Chip Select Memory Bounds (CSn_BNDS) */
  1971. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1972. unsigned long long ea, sa;
  1973. unsigned int cs_per_dimm
  1974. = CONFIG_CHIP_SELECTS_PER_CTRL / CONFIG_DIMM_SLOTS_PER_CTLR;
  1975. unsigned int dimm_number
  1976. = i / cs_per_dimm;
  1977. unsigned long long rank_density
  1978. = dimm_params[dimm_number].rank_density >> dbw_cap_adj;
  1979. if (dimm_params[dimm_number].n_ranks == 0) {
  1980. debug("Skipping setup of CS%u "
  1981. "because n_ranks on DIMM %u is 0\n", i, dimm_number);
  1982. continue;
  1983. }
  1984. if (popts->memctl_interleaving) {
  1985. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  1986. case FSL_DDR_CS0_CS1_CS2_CS3:
  1987. break;
  1988. case FSL_DDR_CS0_CS1:
  1989. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  1990. if (i > 1)
  1991. cs_en = 0;
  1992. break;
  1993. case FSL_DDR_CS2_CS3:
  1994. default:
  1995. if (i > 0)
  1996. cs_en = 0;
  1997. break;
  1998. }
  1999. sa = common_dimm->base_address;
  2000. ea = sa + common_dimm->total_mem - 1;
  2001. } else if (!popts->memctl_interleaving) {
  2002. /*
  2003. * If memory interleaving between controllers is NOT
  2004. * enabled, the starting address for each memory
  2005. * controller is distinct. However, because rank
  2006. * interleaving is enabled, the starting and ending
  2007. * addresses of the total memory on that memory
  2008. * controller needs to be programmed into its
  2009. * respective CS0_BNDS.
  2010. */
  2011. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  2012. case FSL_DDR_CS0_CS1_CS2_CS3:
  2013. sa = common_dimm->base_address;
  2014. ea = sa + common_dimm->total_mem - 1;
  2015. break;
  2016. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  2017. if ((i >= 2) && (dimm_number == 0)) {
  2018. sa = dimm_params[dimm_number].base_address +
  2019. 2 * rank_density;
  2020. ea = sa + 2 * rank_density - 1;
  2021. } else {
  2022. sa = dimm_params[dimm_number].base_address;
  2023. ea = sa + 2 * rank_density - 1;
  2024. }
  2025. break;
  2026. case FSL_DDR_CS0_CS1:
  2027. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2028. sa = dimm_params[dimm_number].base_address;
  2029. ea = sa + rank_density - 1;
  2030. if (i != 1)
  2031. sa += (i % cs_per_dimm) * rank_density;
  2032. ea += (i % cs_per_dimm) * rank_density;
  2033. } else {
  2034. sa = 0;
  2035. ea = 0;
  2036. }
  2037. if (i == 0)
  2038. ea += rank_density;
  2039. break;
  2040. case FSL_DDR_CS2_CS3:
  2041. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2042. sa = dimm_params[dimm_number].base_address;
  2043. ea = sa + rank_density - 1;
  2044. if (i != 3)
  2045. sa += (i % cs_per_dimm) * rank_density;
  2046. ea += (i % cs_per_dimm) * rank_density;
  2047. } else {
  2048. sa = 0;
  2049. ea = 0;
  2050. }
  2051. if (i == 2)
  2052. ea += (rank_density >> dbw_cap_adj);
  2053. break;
  2054. default: /* No bank(chip-select) interleaving */
  2055. sa = dimm_params[dimm_number].base_address;
  2056. ea = sa + rank_density - 1;
  2057. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2058. sa += (i % cs_per_dimm) * rank_density;
  2059. ea += (i % cs_per_dimm) * rank_density;
  2060. } else {
  2061. sa = 0;
  2062. ea = 0;
  2063. }
  2064. break;
  2065. }
  2066. }
  2067. sa >>= 24;
  2068. ea >>= 24;
  2069. if (cs_en) {
  2070. ddr->cs[i].bnds = (0
  2071. | ((sa & 0xffff) << 16) /* starting address */
  2072. | ((ea & 0xffff) << 0) /* ending address */
  2073. );
  2074. } else {
  2075. /* setting bnds to 0xffffffff for inactive CS */
  2076. ddr->cs[i].bnds = 0xffffffff;
  2077. }
  2078. debug("FSLDDR: cs[%d]_bnds = 0x%08x\n", i, ddr->cs[i].bnds);
  2079. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  2080. set_csn_config_2(i, ddr);
  2081. }
  2082. /*
  2083. * In the case we only need to compute the ddr sdram size, we only need
  2084. * to set csn registers, so return from here.
  2085. */
  2086. if (size_only)
  2087. return 0;
  2088. set_ddr_eor(ddr, popts);
  2089. #if !defined(CONFIG_SYS_FSL_DDR1)
  2090. set_timing_cfg_0(ddr, popts, dimm_params);
  2091. #endif
  2092. set_timing_cfg_3(ddr, popts, common_dimm, cas_latency,
  2093. additive_latency);
  2094. set_timing_cfg_1(ddr, popts, common_dimm, cas_latency);
  2095. set_timing_cfg_2(ddr, popts, common_dimm,
  2096. cas_latency, additive_latency);
  2097. set_ddr_cdr1(ddr, popts);
  2098. set_ddr_cdr2(ddr, popts);
  2099. set_ddr_sdram_cfg(ddr, popts, common_dimm);
  2100. ip_rev = fsl_ddr_get_version();
  2101. if (ip_rev > 0x40400)
  2102. unq_mrs_en = 1;
  2103. if ((ip_rev > 0x40700) && (popts->cswl_override != 0))
  2104. ddr->debug[18] = popts->cswl_override;
  2105. set_ddr_sdram_cfg_2(ddr, popts, unq_mrs_en);
  2106. set_ddr_sdram_mode(ddr, popts, common_dimm,
  2107. cas_latency, additive_latency, unq_mrs_en);
  2108. set_ddr_sdram_mode_2(ddr, popts, common_dimm, unq_mrs_en);
  2109. #ifdef CONFIG_SYS_FSL_DDR4
  2110. set_ddr_sdram_mode_9(ddr, popts, common_dimm, unq_mrs_en);
  2111. set_ddr_sdram_mode_10(ddr, popts, common_dimm, unq_mrs_en);
  2112. #endif
  2113. set_ddr_sdram_interval(ddr, popts, common_dimm);
  2114. set_ddr_data_init(ddr);
  2115. set_ddr_sdram_clk_cntl(ddr, popts);
  2116. set_ddr_init_addr(ddr);
  2117. set_ddr_init_ext_addr(ddr);
  2118. set_timing_cfg_4(ddr, popts);
  2119. set_timing_cfg_5(ddr, cas_latency);
  2120. #ifdef CONFIG_SYS_FSL_DDR4
  2121. set_ddr_sdram_cfg_3(ddr, popts);
  2122. set_timing_cfg_6(ddr);
  2123. set_timing_cfg_7(ddr, common_dimm);
  2124. set_timing_cfg_8(ddr, popts, common_dimm, cas_latency);
  2125. set_timing_cfg_9(ddr);
  2126. set_ddr_dq_mapping(ddr, dimm_params);
  2127. #endif
  2128. set_ddr_zq_cntl(ddr, zq_en);
  2129. set_ddr_wrlvl_cntl(ddr, wrlvl_en, popts);
  2130. set_ddr_sr_cntr(ddr, sr_it);
  2131. set_ddr_sdram_rcw(ddr, popts, common_dimm);
  2132. #ifdef CONFIG_SYS_FSL_DDR_EMU
  2133. /* disble DDR training for emulator */
  2134. ddr->debug[2] = 0x00000400;
  2135. ddr->debug[4] = 0xff800000;
  2136. #endif
  2137. #ifdef CONFIG_SYS_FSL_ERRATUM_A004508
  2138. if ((ip_rev >= 0x40000) && (ip_rev < 0x40400))
  2139. ddr->debug[2] |= 0x00000200; /* set bit 22 */
  2140. #endif
  2141. return check_fsl_memctl_config_regs(ddr);
  2142. }