clock.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427
  1. /*
  2. * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. #include <asm/errno.h>
  25. #include <asm/arch/imx-regs.h>
  26. #include <asm/arch/crm_regs.h>
  27. #include <asm/arch/clock.h>
  28. #include <asm/arch/sys_proto.h>
  29. enum pll_clocks {
  30. PLL_SYS, /* System PLL */
  31. PLL_BUS, /* System Bus PLL*/
  32. PLL_USBOTG, /* OTG USB PLL */
  33. PLL_ENET, /* ENET PLL */
  34. };
  35. struct mxc_ccm_reg *imx_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  36. void enable_usboh3_clk(unsigned char enable)
  37. {
  38. u32 reg;
  39. reg = __raw_readl(&imx_ccm->CCGR6);
  40. if (enable)
  41. reg |= MXC_CCM_CCGR6_USBOH3_MASK;
  42. else
  43. reg &= ~(MXC_CCM_CCGR6_USBOH3_MASK);
  44. __raw_writel(reg, &imx_ccm->CCGR6);
  45. }
  46. #ifdef CONFIG_I2C_MXC
  47. /* i2c_num can be from 0 - 2 */
  48. int enable_i2c_clk(unsigned char enable, unsigned i2c_num)
  49. {
  50. u32 reg;
  51. u32 mask;
  52. if (i2c_num > 2)
  53. return -EINVAL;
  54. mask = MXC_CCM_CCGR_CG_MASK
  55. << (MXC_CCM_CCGR2_I2C1_SERIAL_OFFSET + (i2c_num << 1));
  56. reg = __raw_readl(&imx_ccm->CCGR2);
  57. if (enable)
  58. reg |= mask;
  59. else
  60. reg &= ~mask;
  61. __raw_writel(reg, &imx_ccm->CCGR2);
  62. return 0;
  63. }
  64. #endif
  65. static u32 decode_pll(enum pll_clocks pll, u32 infreq)
  66. {
  67. u32 div;
  68. switch (pll) {
  69. case PLL_SYS:
  70. div = __raw_readl(&imx_ccm->analog_pll_sys);
  71. div &= BM_ANADIG_PLL_SYS_DIV_SELECT;
  72. return infreq * (div >> 1);
  73. case PLL_BUS:
  74. div = __raw_readl(&imx_ccm->analog_pll_528);
  75. div &= BM_ANADIG_PLL_528_DIV_SELECT;
  76. return infreq * (20 + (div << 1));
  77. case PLL_USBOTG:
  78. div = __raw_readl(&imx_ccm->analog_usb1_pll_480_ctrl);
  79. div &= BM_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT;
  80. return infreq * (20 + (div << 1));
  81. case PLL_ENET:
  82. div = __raw_readl(&imx_ccm->analog_pll_enet);
  83. div &= BM_ANADIG_PLL_ENET_DIV_SELECT;
  84. return (div == 3 ? 125000000 : 25000000 * (div << 1));
  85. default:
  86. return 0;
  87. }
  88. /* NOTREACHED */
  89. }
  90. static u32 get_mcu_main_clk(void)
  91. {
  92. u32 reg, freq;
  93. reg = __raw_readl(&imx_ccm->cacrr);
  94. reg &= MXC_CCM_CACRR_ARM_PODF_MASK;
  95. reg >>= MXC_CCM_CACRR_ARM_PODF_OFFSET;
  96. freq = decode_pll(PLL_SYS, MXC_HCLK);
  97. return freq / (reg + 1);
  98. }
  99. u32 get_periph_clk(void)
  100. {
  101. u32 reg, freq = 0;
  102. reg = __raw_readl(&imx_ccm->cbcdr);
  103. if (reg & MXC_CCM_CBCDR_PERIPH_CLK_SEL) {
  104. reg = __raw_readl(&imx_ccm->cbcmr);
  105. reg &= MXC_CCM_CBCMR_PERIPH_CLK2_SEL_MASK;
  106. reg >>= MXC_CCM_CBCMR_PERIPH_CLK2_SEL_OFFSET;
  107. switch (reg) {
  108. case 0:
  109. freq = decode_pll(PLL_USBOTG, MXC_HCLK);
  110. break;
  111. case 1:
  112. case 2:
  113. freq = MXC_HCLK;
  114. break;
  115. default:
  116. break;
  117. }
  118. } else {
  119. reg = __raw_readl(&imx_ccm->cbcmr);
  120. reg &= MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_MASK;
  121. reg >>= MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_OFFSET;
  122. switch (reg) {
  123. case 0:
  124. freq = decode_pll(PLL_BUS, MXC_HCLK);
  125. break;
  126. case 1:
  127. freq = PLL2_PFD2_FREQ;
  128. break;
  129. case 2:
  130. freq = PLL2_PFD0_FREQ;
  131. break;
  132. case 3:
  133. freq = PLL2_PFD2_DIV_FREQ;
  134. break;
  135. default:
  136. break;
  137. }
  138. }
  139. return freq;
  140. }
  141. static u32 get_ipg_clk(void)
  142. {
  143. u32 reg, ipg_podf;
  144. reg = __raw_readl(&imx_ccm->cbcdr);
  145. reg &= MXC_CCM_CBCDR_IPG_PODF_MASK;
  146. ipg_podf = reg >> MXC_CCM_CBCDR_IPG_PODF_OFFSET;
  147. return get_ahb_clk() / (ipg_podf + 1);
  148. }
  149. static u32 get_ipg_per_clk(void)
  150. {
  151. u32 reg, perclk_podf;
  152. reg = __raw_readl(&imx_ccm->cscmr1);
  153. perclk_podf = reg & MXC_CCM_CSCMR1_PERCLK_PODF_MASK;
  154. return get_ipg_clk() / (perclk_podf + 1);
  155. }
  156. static u32 get_uart_clk(void)
  157. {
  158. u32 reg, uart_podf;
  159. reg = __raw_readl(&imx_ccm->cscdr1);
  160. reg &= MXC_CCM_CSCDR1_UART_CLK_PODF_MASK;
  161. uart_podf = reg >> MXC_CCM_CSCDR1_UART_CLK_PODF_OFFSET;
  162. return PLL3_80M / (uart_podf + 1);
  163. }
  164. static u32 get_cspi_clk(void)
  165. {
  166. u32 reg, cspi_podf;
  167. reg = __raw_readl(&imx_ccm->cscdr2);
  168. reg &= MXC_CCM_CSCDR2_ECSPI_CLK_PODF_MASK;
  169. cspi_podf = reg >> MXC_CCM_CSCDR2_ECSPI_CLK_PODF_OFFSET;
  170. return PLL3_60M / (cspi_podf + 1);
  171. }
  172. static u32 get_axi_clk(void)
  173. {
  174. u32 root_freq, axi_podf;
  175. u32 cbcdr = __raw_readl(&imx_ccm->cbcdr);
  176. axi_podf = cbcdr & MXC_CCM_CBCDR_AXI_PODF_MASK;
  177. axi_podf >>= MXC_CCM_CBCDR_AXI_PODF_OFFSET;
  178. if (cbcdr & MXC_CCM_CBCDR_AXI_SEL) {
  179. if (cbcdr & MXC_CCM_CBCDR_AXI_ALT_SEL)
  180. root_freq = PLL2_PFD2_FREQ;
  181. else
  182. root_freq = PLL3_PFD1_FREQ;
  183. } else
  184. root_freq = get_periph_clk();
  185. return root_freq / (axi_podf + 1);
  186. }
  187. static u32 get_emi_slow_clk(void)
  188. {
  189. u32 emi_clk_sel, emi_slow_pof, cscmr1, root_freq = 0;
  190. cscmr1 = __raw_readl(&imx_ccm->cscmr1);
  191. emi_clk_sel = cscmr1 & MXC_CCM_CSCMR1_ACLK_EMI_SLOW_MASK;
  192. emi_clk_sel >>= MXC_CCM_CSCMR1_ACLK_EMI_SLOW_OFFSET;
  193. emi_slow_pof = cscmr1 & MXC_CCM_CSCMR1_ACLK_EMI_SLOW_PODF_MASK;
  194. emi_slow_pof >>= MXC_CCM_CSCMR1_ACLK_EMI_PODF_OFFSET;
  195. switch (emi_clk_sel) {
  196. case 0:
  197. root_freq = get_axi_clk();
  198. break;
  199. case 1:
  200. root_freq = decode_pll(PLL_USBOTG, MXC_HCLK);
  201. break;
  202. case 2:
  203. root_freq = PLL2_PFD2_FREQ;
  204. break;
  205. case 3:
  206. root_freq = PLL2_PFD0_FREQ;
  207. break;
  208. }
  209. return root_freq / (emi_slow_pof + 1);
  210. }
  211. static u32 get_mmdc_ch0_clk(void)
  212. {
  213. u32 cbcdr = __raw_readl(&imx_ccm->cbcdr);
  214. u32 mmdc_ch0_podf = (cbcdr & MXC_CCM_CBCDR_MMDC_CH0_PODF_MASK) >>
  215. MXC_CCM_CBCDR_MMDC_CH0_PODF_OFFSET;
  216. return get_periph_clk() / (mmdc_ch0_podf + 1);
  217. }
  218. static u32 get_usdhc_clk(u32 port)
  219. {
  220. u32 root_freq = 0, usdhc_podf = 0, clk_sel = 0;
  221. u32 cscmr1 = __raw_readl(&imx_ccm->cscmr1);
  222. u32 cscdr1 = __raw_readl(&imx_ccm->cscdr1);
  223. switch (port) {
  224. case 0:
  225. usdhc_podf = (cscdr1 & MXC_CCM_CSCDR1_USDHC1_PODF_MASK) >>
  226. MXC_CCM_CSCDR1_USDHC1_PODF_OFFSET;
  227. clk_sel = cscmr1 & MXC_CCM_CSCMR1_USDHC1_CLK_SEL;
  228. break;
  229. case 1:
  230. usdhc_podf = (cscdr1 & MXC_CCM_CSCDR1_USDHC2_PODF_MASK) >>
  231. MXC_CCM_CSCDR1_USDHC2_PODF_OFFSET;
  232. clk_sel = cscmr1 & MXC_CCM_CSCMR1_USDHC2_CLK_SEL;
  233. break;
  234. case 2:
  235. usdhc_podf = (cscdr1 & MXC_CCM_CSCDR1_USDHC3_PODF_MASK) >>
  236. MXC_CCM_CSCDR1_USDHC3_PODF_OFFSET;
  237. clk_sel = cscmr1 & MXC_CCM_CSCMR1_USDHC3_CLK_SEL;
  238. break;
  239. case 3:
  240. usdhc_podf = (cscdr1 & MXC_CCM_CSCDR1_USDHC4_PODF_MASK) >>
  241. MXC_CCM_CSCDR1_USDHC4_PODF_OFFSET;
  242. clk_sel = cscmr1 & MXC_CCM_CSCMR1_USDHC4_CLK_SEL;
  243. break;
  244. default:
  245. break;
  246. }
  247. if (clk_sel)
  248. root_freq = PLL2_PFD0_FREQ;
  249. else
  250. root_freq = PLL2_PFD2_FREQ;
  251. return root_freq / (usdhc_podf + 1);
  252. }
  253. u32 imx_get_uartclk(void)
  254. {
  255. return get_uart_clk();
  256. }
  257. u32 imx_get_fecclk(void)
  258. {
  259. return decode_pll(PLL_ENET, MXC_HCLK);
  260. }
  261. int enable_sata_clock(void)
  262. {
  263. u32 reg = 0;
  264. s32 timeout = 100000;
  265. struct mxc_ccm_reg *const imx_ccm
  266. = (struct mxc_ccm_reg *) CCM_BASE_ADDR;
  267. /* Enable sata clock */
  268. reg = readl(&imx_ccm->CCGR5); /* CCGR5 */
  269. reg |= MXC_CCM_CCGR5_SATA_MASK;
  270. writel(reg, &imx_ccm->CCGR5);
  271. /* Enable PLLs */
  272. reg = readl(&imx_ccm->analog_pll_enet);
  273. reg &= ~BM_ANADIG_PLL_SYS_POWERDOWN;
  274. writel(reg, &imx_ccm->analog_pll_enet);
  275. reg |= BM_ANADIG_PLL_SYS_ENABLE;
  276. while (timeout--) {
  277. if (readl(&imx_ccm->analog_pll_enet) & BM_ANADIG_PLL_SYS_LOCK)
  278. break;
  279. }
  280. if (timeout <= 0)
  281. return -EIO;
  282. reg &= ~BM_ANADIG_PLL_SYS_BYPASS;
  283. writel(reg, &imx_ccm->analog_pll_enet);
  284. reg |= BM_ANADIG_PLL_ENET_ENABLE_SATA;
  285. writel(reg, &imx_ccm->analog_pll_enet);
  286. return 0 ;
  287. }
  288. unsigned int mxc_get_clock(enum mxc_clock clk)
  289. {
  290. switch (clk) {
  291. case MXC_ARM_CLK:
  292. return get_mcu_main_clk();
  293. case MXC_PER_CLK:
  294. return get_periph_clk();
  295. case MXC_AHB_CLK:
  296. return get_ahb_clk();
  297. case MXC_IPG_CLK:
  298. return get_ipg_clk();
  299. case MXC_IPG_PERCLK:
  300. case MXC_I2C_CLK:
  301. return get_ipg_per_clk();
  302. case MXC_UART_CLK:
  303. return get_uart_clk();
  304. case MXC_CSPI_CLK:
  305. return get_cspi_clk();
  306. case MXC_AXI_CLK:
  307. return get_axi_clk();
  308. case MXC_EMI_SLOW_CLK:
  309. return get_emi_slow_clk();
  310. case MXC_DDR_CLK:
  311. return get_mmdc_ch0_clk();
  312. case MXC_ESDHC_CLK:
  313. return get_usdhc_clk(0);
  314. case MXC_ESDHC2_CLK:
  315. return get_usdhc_clk(1);
  316. case MXC_ESDHC3_CLK:
  317. return get_usdhc_clk(2);
  318. case MXC_ESDHC4_CLK:
  319. return get_usdhc_clk(3);
  320. case MXC_SATA_CLK:
  321. return get_ahb_clk();
  322. default:
  323. break;
  324. }
  325. return -1;
  326. }
  327. /*
  328. * Dump some core clockes.
  329. */
  330. int do_mx6_showclocks(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  331. {
  332. u32 freq;
  333. freq = decode_pll(PLL_SYS, MXC_HCLK);
  334. printf("PLL_SYS %8d MHz\n", freq / 1000000);
  335. freq = decode_pll(PLL_BUS, MXC_HCLK);
  336. printf("PLL_BUS %8d MHz\n", freq / 1000000);
  337. freq = decode_pll(PLL_USBOTG, MXC_HCLK);
  338. printf("PLL_OTG %8d MHz\n", freq / 1000000);
  339. freq = decode_pll(PLL_ENET, MXC_HCLK);
  340. printf("PLL_NET %8d MHz\n", freq / 1000000);
  341. printf("\n");
  342. printf("IPG %8d kHz\n", mxc_get_clock(MXC_IPG_CLK) / 1000);
  343. printf("UART %8d kHz\n", mxc_get_clock(MXC_UART_CLK) / 1000);
  344. printf("CSPI %8d kHz\n", mxc_get_clock(MXC_CSPI_CLK) / 1000);
  345. printf("AHB %8d kHz\n", mxc_get_clock(MXC_AHB_CLK) / 1000);
  346. printf("AXI %8d kHz\n", mxc_get_clock(MXC_AXI_CLK) / 1000);
  347. printf("DDR %8d kHz\n", mxc_get_clock(MXC_DDR_CLK) / 1000);
  348. printf("USDHC1 %8d kHz\n", mxc_get_clock(MXC_ESDHC_CLK) / 1000);
  349. printf("USDHC2 %8d kHz\n", mxc_get_clock(MXC_ESDHC2_CLK) / 1000);
  350. printf("USDHC3 %8d kHz\n", mxc_get_clock(MXC_ESDHC3_CLK) / 1000);
  351. printf("USDHC4 %8d kHz\n", mxc_get_clock(MXC_ESDHC4_CLK) / 1000);
  352. printf("EMI SLOW %8d kHz\n", mxc_get_clock(MXC_EMI_SLOW_CLK) / 1000);
  353. printf("IPG PERCLK %8d kHz\n", mxc_get_clock(MXC_IPG_PERCLK) / 1000);
  354. return 0;
  355. }
  356. /***************************************************/
  357. U_BOOT_CMD(
  358. clocks, CONFIG_SYS_MAXARGS, 1, do_mx6_showclocks,
  359. "display clocks",
  360. ""
  361. );