ddr_defs.h 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178
  1. /*
  2. * ddr_defs.h
  3. *
  4. * ddr specific header
  5. *
  6. * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #ifndef _DDR_DEFS_H
  19. #define _DDR_DEFS_H
  20. #include <asm/arch/hardware.h>
  21. #include <asm/emif.h>
  22. /* AM335X EMIF Register values */
  23. #define VTP_CTRL_READY (0x1 << 5)
  24. #define VTP_CTRL_ENABLE (0x1 << 6)
  25. #define VTP_CTRL_START_EN (0x1)
  26. #define CMD_FORCE 0x00
  27. #define CMD_DELAY 0x00
  28. #define PHY_DLL_LOCK_DIFF 0x0
  29. #define DDR_CKE_CTRL_NORMAL 0x1
  30. #define DDR2_EMIF_READ_LATENCY 0x100005 /* Enable Dynamic Power Down */
  31. #define DDR2_EMIF_TIM1 0x0666B3C9
  32. #define DDR2_EMIF_TIM2 0x243631CA
  33. #define DDR2_EMIF_TIM3 0x0000033F
  34. #define DDR2_EMIF_SDCFG 0x41805332
  35. #define DDR2_EMIF_SDREF 0x0000081a
  36. #define DDR2_DLL_LOCK_DIFF 0x0
  37. #define DDR2_RATIO 0x80
  38. #define DDR2_INVERT_CLKOUT 0x00
  39. #define DDR2_RD_DQS 0x12
  40. #define DDR2_WR_DQS 0x00
  41. #define DDR2_PHY_WRLVL 0x00
  42. #define DDR2_PHY_GATELVL 0x00
  43. #define DDR2_PHY_WR_DATA 0x40
  44. #define DDR2_PHY_FIFO_WE 0x80
  45. #define DDR2_PHY_RANK0_DELAY 0x1
  46. #define DDR2_IOCTRL_VALUE 0x18B
  47. /**
  48. * Configure SDRAM
  49. */
  50. void config_sdram(const struct emif_regs *regs);
  51. /**
  52. * Set SDRAM timings
  53. */
  54. void set_sdram_timings(const struct emif_regs *regs);
  55. /**
  56. * Configure DDR PHY
  57. */
  58. void config_ddr_phy(const struct emif_regs *regs);
  59. /**
  60. * This structure represents the DDR registers on AM33XX devices.
  61. */
  62. struct ddr_regs {
  63. unsigned int resv0[7];
  64. unsigned int cm0csratio; /* offset 0x01C */
  65. unsigned int cm0csforce; /* offset 0x020 */
  66. unsigned int cm0csdelay; /* offset 0x024 */
  67. unsigned int cm0dldiff; /* offset 0x028 */
  68. unsigned int cm0iclkout; /* offset 0x02C */
  69. unsigned int resv1[8];
  70. unsigned int cm1csratio; /* offset 0x050 */
  71. unsigned int cm1csforce; /* offset 0x054 */
  72. unsigned int cm1csdelay; /* offset 0x058 */
  73. unsigned int cm1dldiff; /* offset 0x05C */
  74. unsigned int cm1iclkout; /* offset 0x060 */
  75. unsigned int resv2[8];
  76. unsigned int cm2csratio; /* offset 0x084 */
  77. unsigned int cm2csforce; /* offset 0x088 */
  78. unsigned int cm2csdelay; /* offset 0x08C */
  79. unsigned int cm2dldiff; /* offset 0x090 */
  80. unsigned int cm2iclkout; /* offset 0x094 */
  81. unsigned int resv3[12];
  82. unsigned int dt0rdsratio0; /* offset 0x0C8 */
  83. unsigned int resv4[4];
  84. unsigned int dt0wdsratio0; /* offset 0x0DC */
  85. unsigned int resv5[4];
  86. unsigned int dt0wiratio0; /* offset 0x0F0 */
  87. unsigned int resv6;
  88. unsigned int dt0giratio0; /* offset 0x0FC */
  89. unsigned int resv7[2];
  90. unsigned int dt0fwsratio0; /* offset 0x108 */
  91. unsigned int resv8[5];
  92. unsigned int dt0wrsratio0; /* offset 0x120 */
  93. unsigned int resv9[4];
  94. unsigned int dt0rdelays0; /* offset 0x134 */
  95. unsigned int dt0dldiff0; /* offset 0x138 */
  96. unsigned int resv10[39];
  97. unsigned int dt1rdelays0; /* offset 0x1D8 */
  98. };
  99. /**
  100. * Encapsulates DDR CMD control registers.
  101. */
  102. struct cmd_control {
  103. unsigned long cmd0csratio;
  104. unsigned long cmd0csforce;
  105. unsigned long cmd0csdelay;
  106. unsigned long cmd0dldiff;
  107. unsigned long cmd0iclkout;
  108. unsigned long cmd1csratio;
  109. unsigned long cmd1csforce;
  110. unsigned long cmd1csdelay;
  111. unsigned long cmd1dldiff;
  112. unsigned long cmd1iclkout;
  113. unsigned long cmd2csratio;
  114. unsigned long cmd2csforce;
  115. unsigned long cmd2csdelay;
  116. unsigned long cmd2dldiff;
  117. unsigned long cmd2iclkout;
  118. };
  119. /**
  120. * Encapsulates DDR DATA registers.
  121. */
  122. struct ddr_data {
  123. unsigned long datardsratio0;
  124. unsigned long datawdsratio0;
  125. unsigned long datawiratio0;
  126. unsigned long datagiratio0;
  127. unsigned long datafwsratio0;
  128. unsigned long datawrsratio0;
  129. unsigned long datadldiff0;
  130. };
  131. /**
  132. * Configure DDR CMD control registers
  133. */
  134. void config_cmd_ctrl(const struct cmd_control *cmd);
  135. /**
  136. * Configure DDR DATA registers
  137. */
  138. void config_ddr_data(int data_macrono, const struct ddr_data *data);
  139. /**
  140. * This structure represents the DDR io control on AM33XX devices.
  141. */
  142. struct ddr_cmdtctrl {
  143. unsigned int resv1[1];
  144. unsigned int cm0ioctl;
  145. unsigned int cm1ioctl;
  146. unsigned int cm2ioctl;
  147. unsigned int resv2[12];
  148. unsigned int dt0ioctl;
  149. unsigned int dt1ioctl;
  150. };
  151. /**
  152. * Configure DDR io control registers
  153. */
  154. void config_io_ctrl(unsigned long val);
  155. struct ddr_ctrl {
  156. unsigned int ddrioctrl;
  157. unsigned int resv1[325];
  158. unsigned int ddrckectrl;
  159. };
  160. void config_ddr(short ddr_type);
  161. #endif /* _DDR_DEFS_H */