ravb.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679
  1. /*
  2. * drivers/net/ravb.c
  3. * This file is driver for Renesas Ethernet AVB.
  4. *
  5. * Copyright (C) 2015-2017 Renesas Electronics Corporation
  6. *
  7. * Based on the SuperH Ethernet driver.
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <common.h>
  12. #include <clk.h>
  13. #include <dm.h>
  14. #include <errno.h>
  15. #include <miiphy.h>
  16. #include <malloc.h>
  17. #include <linux/mii.h>
  18. #include <wait_bit.h>
  19. #include <asm/io.h>
  20. #include <asm/gpio.h>
  21. /* Registers */
  22. #define RAVB_REG_CCC 0x000
  23. #define RAVB_REG_DBAT 0x004
  24. #define RAVB_REG_CSR 0x00C
  25. #define RAVB_REG_APSR 0x08C
  26. #define RAVB_REG_RCR 0x090
  27. #define RAVB_REG_TGC 0x300
  28. #define RAVB_REG_TCCR 0x304
  29. #define RAVB_REG_RIC0 0x360
  30. #define RAVB_REG_RIC1 0x368
  31. #define RAVB_REG_RIC2 0x370
  32. #define RAVB_REG_TIC 0x378
  33. #define RAVB_REG_ECMR 0x500
  34. #define RAVB_REG_RFLR 0x508
  35. #define RAVB_REG_ECSIPR 0x518
  36. #define RAVB_REG_PIR 0x520
  37. #define RAVB_REG_GECMR 0x5b0
  38. #define RAVB_REG_MAHR 0x5c0
  39. #define RAVB_REG_MALR 0x5c8
  40. #define CCC_OPC_CONFIG BIT(0)
  41. #define CCC_OPC_OPERATION BIT(1)
  42. #define CCC_BOC BIT(20)
  43. #define CSR_OPS 0x0000000F
  44. #define CSR_OPS_CONFIG BIT(1)
  45. #define TCCR_TSRQ0 BIT(0)
  46. #define RFLR_RFL_MIN 0x05EE
  47. #define PIR_MDI BIT(3)
  48. #define PIR_MDO BIT(2)
  49. #define PIR_MMD BIT(1)
  50. #define PIR_MDC BIT(0)
  51. #define ECMR_TRCCM BIT(26)
  52. #define ECMR_RZPF BIT(20)
  53. #define ECMR_PFR BIT(18)
  54. #define ECMR_RXF BIT(17)
  55. #define ECMR_RE BIT(6)
  56. #define ECMR_TE BIT(5)
  57. #define ECMR_DM BIT(1)
  58. #define ECMR_CHG_DM (ECMR_TRCCM | ECMR_RZPF | ECMR_PFR | ECMR_RXF)
  59. /* DMA Descriptors */
  60. #define RAVB_NUM_BASE_DESC 16
  61. #define RAVB_NUM_TX_DESC 8
  62. #define RAVB_NUM_RX_DESC 8
  63. #define RAVB_TX_QUEUE_OFFSET 0
  64. #define RAVB_RX_QUEUE_OFFSET 4
  65. #define RAVB_DESC_DT(n) ((n) << 28)
  66. #define RAVB_DESC_DT_FSINGLE RAVB_DESC_DT(0x7)
  67. #define RAVB_DESC_DT_LINKFIX RAVB_DESC_DT(0x9)
  68. #define RAVB_DESC_DT_EOS RAVB_DESC_DT(0xa)
  69. #define RAVB_DESC_DT_FEMPTY RAVB_DESC_DT(0xc)
  70. #define RAVB_DESC_DT_EEMPTY RAVB_DESC_DT(0x3)
  71. #define RAVB_DESC_DT_MASK RAVB_DESC_DT(0xf)
  72. #define RAVB_DESC_DS(n) (((n) & 0xfff) << 0)
  73. #define RAVB_DESC_DS_MASK 0xfff
  74. #define RAVB_RX_DESC_MSC_MC BIT(23)
  75. #define RAVB_RX_DESC_MSC_CEEF BIT(22)
  76. #define RAVB_RX_DESC_MSC_CRL BIT(21)
  77. #define RAVB_RX_DESC_MSC_FRE BIT(20)
  78. #define RAVB_RX_DESC_MSC_RTLF BIT(19)
  79. #define RAVB_RX_DESC_MSC_RTSF BIT(18)
  80. #define RAVB_RX_DESC_MSC_RFE BIT(17)
  81. #define RAVB_RX_DESC_MSC_CRC BIT(16)
  82. #define RAVB_RX_DESC_MSC_MASK (0xff << 16)
  83. #define RAVB_RX_DESC_MSC_RX_ERR_MASK \
  84. (RAVB_RX_DESC_MSC_CRC | RAVB_RX_DESC_MSC_RFE | RAVB_RX_DESC_MSC_RTLF | \
  85. RAVB_RX_DESC_MSC_RTSF | RAVB_RX_DESC_MSC_CEEF)
  86. #define RAVB_TX_TIMEOUT_MS 1000
  87. struct ravb_desc {
  88. u32 ctrl;
  89. u32 dptr;
  90. };
  91. struct ravb_rxdesc {
  92. struct ravb_desc data;
  93. struct ravb_desc link;
  94. u8 __pad[48];
  95. u8 packet[PKTSIZE_ALIGN];
  96. };
  97. struct ravb_priv {
  98. struct ravb_desc base_desc[RAVB_NUM_BASE_DESC];
  99. struct ravb_desc tx_desc[RAVB_NUM_TX_DESC];
  100. struct ravb_rxdesc rx_desc[RAVB_NUM_RX_DESC];
  101. u32 rx_desc_idx;
  102. u32 tx_desc_idx;
  103. struct phy_device *phydev;
  104. struct mii_dev *bus;
  105. void __iomem *iobase;
  106. struct clk clk;
  107. struct gpio_desc reset_gpio;
  108. };
  109. static inline void ravb_flush_dcache(u32 addr, u32 len)
  110. {
  111. flush_dcache_range(addr, addr + len);
  112. }
  113. static inline void ravb_invalidate_dcache(u32 addr, u32 len)
  114. {
  115. u32 start = addr & ~((uintptr_t)ARCH_DMA_MINALIGN - 1);
  116. u32 end = roundup(addr + len, ARCH_DMA_MINALIGN);
  117. invalidate_dcache_range(start, end);
  118. }
  119. static int ravb_send(struct udevice *dev, void *packet, int len)
  120. {
  121. struct ravb_priv *eth = dev_get_priv(dev);
  122. struct ravb_desc *desc = &eth->tx_desc[eth->tx_desc_idx];
  123. unsigned int start;
  124. /* Update TX descriptor */
  125. ravb_flush_dcache((uintptr_t)packet, len);
  126. memset(desc, 0x0, sizeof(*desc));
  127. desc->ctrl = RAVB_DESC_DT_FSINGLE | RAVB_DESC_DS(len);
  128. desc->dptr = (uintptr_t)packet;
  129. ravb_flush_dcache((uintptr_t)desc, sizeof(*desc));
  130. /* Restart the transmitter if disabled */
  131. if (!(readl(eth->iobase + RAVB_REG_TCCR) & TCCR_TSRQ0))
  132. setbits_le32(eth->iobase + RAVB_REG_TCCR, TCCR_TSRQ0);
  133. /* Wait until packet is transmitted */
  134. start = get_timer(0);
  135. while (get_timer(start) < RAVB_TX_TIMEOUT_MS) {
  136. ravb_invalidate_dcache((uintptr_t)desc, sizeof(*desc));
  137. if ((desc->ctrl & RAVB_DESC_DT_MASK) != RAVB_DESC_DT_FSINGLE)
  138. break;
  139. udelay(10);
  140. };
  141. if (get_timer(start) >= RAVB_TX_TIMEOUT_MS)
  142. return -ETIMEDOUT;
  143. eth->tx_desc_idx = (eth->tx_desc_idx + 1) % (RAVB_NUM_TX_DESC - 1);
  144. return 0;
  145. }
  146. static int ravb_recv(struct udevice *dev, int flags, uchar **packetp)
  147. {
  148. struct ravb_priv *eth = dev_get_priv(dev);
  149. struct ravb_rxdesc *desc = &eth->rx_desc[eth->rx_desc_idx];
  150. int len;
  151. u8 *packet;
  152. /* Check if the rx descriptor is ready */
  153. ravb_invalidate_dcache((uintptr_t)desc, sizeof(*desc));
  154. if ((desc->data.ctrl & RAVB_DESC_DT_MASK) == RAVB_DESC_DT_FEMPTY)
  155. return -EAGAIN;
  156. /* Check for errors */
  157. if (desc->data.ctrl & RAVB_RX_DESC_MSC_RX_ERR_MASK) {
  158. desc->data.ctrl &= ~RAVB_RX_DESC_MSC_MASK;
  159. return -EAGAIN;
  160. }
  161. len = desc->data.ctrl & RAVB_DESC_DS_MASK;
  162. packet = (u8 *)(uintptr_t)desc->data.dptr;
  163. ravb_invalidate_dcache((uintptr_t)packet, len);
  164. *packetp = packet;
  165. return len;
  166. }
  167. static int ravb_free_pkt(struct udevice *dev, uchar *packet, int length)
  168. {
  169. struct ravb_priv *eth = dev_get_priv(dev);
  170. struct ravb_rxdesc *desc = &eth->rx_desc[eth->rx_desc_idx];
  171. /* Make current descriptor available again */
  172. desc->data.ctrl = RAVB_DESC_DT_FEMPTY | RAVB_DESC_DS(PKTSIZE_ALIGN);
  173. ravb_flush_dcache((uintptr_t)desc, sizeof(*desc));
  174. /* Point to the next descriptor */
  175. eth->rx_desc_idx = (eth->rx_desc_idx + 1) % RAVB_NUM_RX_DESC;
  176. desc = &eth->rx_desc[eth->rx_desc_idx];
  177. ravb_invalidate_dcache((uintptr_t)desc, sizeof(*desc));
  178. return 0;
  179. }
  180. static int ravb_reset(struct udevice *dev)
  181. {
  182. struct ravb_priv *eth = dev_get_priv(dev);
  183. /* Set config mode */
  184. writel(CCC_OPC_CONFIG, eth->iobase + RAVB_REG_CCC);
  185. /* Check the operating mode is changed to the config mode. */
  186. return wait_for_bit_le32(eth->iobase + RAVB_REG_CSR,
  187. CSR_OPS_CONFIG, true, 100, true);
  188. }
  189. static void ravb_base_desc_init(struct ravb_priv *eth)
  190. {
  191. const u32 desc_size = RAVB_NUM_BASE_DESC * sizeof(struct ravb_desc);
  192. int i;
  193. /* Initialize all descriptors */
  194. memset(eth->base_desc, 0x0, desc_size);
  195. for (i = 0; i < RAVB_NUM_BASE_DESC; i++)
  196. eth->base_desc[i].ctrl = RAVB_DESC_DT_EOS;
  197. ravb_flush_dcache((uintptr_t)eth->base_desc, desc_size);
  198. /* Register the descriptor base address table */
  199. writel((uintptr_t)eth->base_desc, eth->iobase + RAVB_REG_DBAT);
  200. }
  201. static void ravb_tx_desc_init(struct ravb_priv *eth)
  202. {
  203. const u32 desc_size = RAVB_NUM_TX_DESC * sizeof(struct ravb_desc);
  204. int i;
  205. /* Initialize all descriptors */
  206. memset(eth->tx_desc, 0x0, desc_size);
  207. eth->tx_desc_idx = 0;
  208. for (i = 0; i < RAVB_NUM_TX_DESC; i++)
  209. eth->tx_desc[i].ctrl = RAVB_DESC_DT_EEMPTY;
  210. /* Mark the end of the descriptors */
  211. eth->tx_desc[RAVB_NUM_TX_DESC - 1].ctrl = RAVB_DESC_DT_LINKFIX;
  212. eth->tx_desc[RAVB_NUM_TX_DESC - 1].dptr = (uintptr_t)eth->tx_desc;
  213. ravb_flush_dcache((uintptr_t)eth->tx_desc, desc_size);
  214. /* Point the controller to the TX descriptor list. */
  215. eth->base_desc[RAVB_TX_QUEUE_OFFSET].ctrl = RAVB_DESC_DT_LINKFIX;
  216. eth->base_desc[RAVB_TX_QUEUE_OFFSET].dptr = (uintptr_t)eth->tx_desc;
  217. ravb_flush_dcache((uintptr_t)&eth->base_desc[RAVB_TX_QUEUE_OFFSET],
  218. sizeof(struct ravb_desc));
  219. }
  220. static void ravb_rx_desc_init(struct ravb_priv *eth)
  221. {
  222. const u32 desc_size = RAVB_NUM_RX_DESC * sizeof(struct ravb_rxdesc);
  223. int i;
  224. /* Initialize all descriptors */
  225. memset(eth->rx_desc, 0x0, desc_size);
  226. eth->rx_desc_idx = 0;
  227. for (i = 0; i < RAVB_NUM_RX_DESC; i++) {
  228. eth->rx_desc[i].data.ctrl = RAVB_DESC_DT_EEMPTY |
  229. RAVB_DESC_DS(PKTSIZE_ALIGN);
  230. eth->rx_desc[i].data.dptr = (uintptr_t)eth->rx_desc[i].packet;
  231. eth->rx_desc[i].link.ctrl = RAVB_DESC_DT_LINKFIX;
  232. eth->rx_desc[i].link.dptr = (uintptr_t)&eth->rx_desc[i + 1];
  233. }
  234. /* Mark the end of the descriptors */
  235. eth->rx_desc[RAVB_NUM_RX_DESC - 1].link.ctrl = RAVB_DESC_DT_LINKFIX;
  236. eth->rx_desc[RAVB_NUM_RX_DESC - 1].link.dptr = (uintptr_t)eth->rx_desc;
  237. ravb_flush_dcache((uintptr_t)eth->rx_desc, desc_size);
  238. /* Point the controller to the rx descriptor list */
  239. eth->base_desc[RAVB_RX_QUEUE_OFFSET].ctrl = RAVB_DESC_DT_LINKFIX;
  240. eth->base_desc[RAVB_RX_QUEUE_OFFSET].dptr = (uintptr_t)eth->rx_desc;
  241. ravb_flush_dcache((uintptr_t)&eth->base_desc[RAVB_RX_QUEUE_OFFSET],
  242. sizeof(struct ravb_desc));
  243. }
  244. static int ravb_phy_config(struct udevice *dev)
  245. {
  246. struct ravb_priv *eth = dev_get_priv(dev);
  247. struct eth_pdata *pdata = dev_get_platdata(dev);
  248. struct phy_device *phydev;
  249. int mask = 0xffffffff, reg;
  250. if (dm_gpio_is_valid(&eth->reset_gpio)) {
  251. dm_gpio_set_value(&eth->reset_gpio, 1);
  252. mdelay(20);
  253. dm_gpio_set_value(&eth->reset_gpio, 0);
  254. mdelay(1);
  255. }
  256. phydev = phy_find_by_mask(eth->bus, mask, pdata->phy_interface);
  257. if (!phydev)
  258. return -ENODEV;
  259. phy_connect_dev(phydev, dev);
  260. eth->phydev = phydev;
  261. /* 10BASE is not supported for Ethernet AVB MAC */
  262. phydev->supported &= ~(SUPPORTED_10baseT_Full
  263. | SUPPORTED_10baseT_Half);
  264. if (pdata->max_speed != 1000) {
  265. phydev->supported &= ~(SUPPORTED_1000baseT_Half
  266. | SUPPORTED_1000baseT_Full);
  267. reg = phy_read(phydev, -1, MII_CTRL1000);
  268. reg &= ~(BIT(9) | BIT(8));
  269. phy_write(phydev, -1, MII_CTRL1000, reg);
  270. }
  271. phy_config(phydev);
  272. return 0;
  273. }
  274. /* Set Mac address */
  275. static int ravb_write_hwaddr(struct udevice *dev)
  276. {
  277. struct ravb_priv *eth = dev_get_priv(dev);
  278. struct eth_pdata *pdata = dev_get_platdata(dev);
  279. unsigned char *mac = pdata->enetaddr;
  280. writel((mac[0] << 24) | (mac[1] << 16) | (mac[2] << 8) | mac[3],
  281. eth->iobase + RAVB_REG_MAHR);
  282. writel((mac[4] << 8) | mac[5], eth->iobase + RAVB_REG_MALR);
  283. return 0;
  284. }
  285. /* E-MAC init function */
  286. static int ravb_mac_init(struct ravb_priv *eth)
  287. {
  288. /* Disable MAC Interrupt */
  289. writel(0, eth->iobase + RAVB_REG_ECSIPR);
  290. /* Recv frame limit set register */
  291. writel(RFLR_RFL_MIN, eth->iobase + RAVB_REG_RFLR);
  292. return 0;
  293. }
  294. /* AVB-DMAC init function */
  295. static int ravb_dmac_init(struct udevice *dev)
  296. {
  297. struct ravb_priv *eth = dev_get_priv(dev);
  298. struct eth_pdata *pdata = dev_get_platdata(dev);
  299. int ret = 0;
  300. /* Set CONFIG mode */
  301. ret = ravb_reset(dev);
  302. if (ret)
  303. return ret;
  304. /* Disable all interrupts */
  305. writel(0, eth->iobase + RAVB_REG_RIC0);
  306. writel(0, eth->iobase + RAVB_REG_RIC1);
  307. writel(0, eth->iobase + RAVB_REG_RIC2);
  308. writel(0, eth->iobase + RAVB_REG_TIC);
  309. /* Set little endian */
  310. clrbits_le32(eth->iobase + RAVB_REG_CCC, CCC_BOC);
  311. /* AVB rx set */
  312. writel(0x18000001, eth->iobase + RAVB_REG_RCR);
  313. /* FIFO size set */
  314. writel(0x00222210, eth->iobase + RAVB_REG_TGC);
  315. /* Delay CLK: 2ns */
  316. if (pdata->max_speed == 1000)
  317. writel(BIT(14), eth->iobase + RAVB_REG_APSR);
  318. return 0;
  319. }
  320. static int ravb_config(struct udevice *dev)
  321. {
  322. struct ravb_priv *eth = dev_get_priv(dev);
  323. struct phy_device *phy = eth->phydev;
  324. u32 mask = ECMR_CHG_DM | ECMR_RE | ECMR_TE;
  325. int ret;
  326. /* Configure AVB-DMAC register */
  327. ravb_dmac_init(dev);
  328. /* Configure E-MAC registers */
  329. ravb_mac_init(eth);
  330. ravb_write_hwaddr(dev);
  331. ret = phy_startup(phy);
  332. if (ret)
  333. return ret;
  334. /* Set the transfer speed */
  335. if (phy->speed == 100)
  336. writel(0, eth->iobase + RAVB_REG_GECMR);
  337. else if (phy->speed == 1000)
  338. writel(1, eth->iobase + RAVB_REG_GECMR);
  339. /* Check if full duplex mode is supported by the phy */
  340. if (phy->duplex)
  341. mask |= ECMR_DM;
  342. writel(mask, eth->iobase + RAVB_REG_ECMR);
  343. phy->drv->writeext(phy, -1, 0x02, 0x08, (0x0f << 5) | 0x19);
  344. return 0;
  345. }
  346. static int ravb_start(struct udevice *dev)
  347. {
  348. struct ravb_priv *eth = dev_get_priv(dev);
  349. int ret;
  350. ret = ravb_reset(dev);
  351. if (ret)
  352. goto err;
  353. ravb_base_desc_init(eth);
  354. ravb_tx_desc_init(eth);
  355. ravb_rx_desc_init(eth);
  356. ret = ravb_config(dev);
  357. if (ret)
  358. goto err;
  359. /* Setting the control will start the AVB-DMAC process. */
  360. writel(CCC_OPC_OPERATION, eth->iobase + RAVB_REG_CCC);
  361. return 0;
  362. err:
  363. clk_disable(&eth->clk);
  364. return ret;
  365. }
  366. static void ravb_stop(struct udevice *dev)
  367. {
  368. struct ravb_priv *eth = dev_get_priv(dev);
  369. phy_shutdown(eth->phydev);
  370. ravb_reset(dev);
  371. }
  372. static int ravb_probe(struct udevice *dev)
  373. {
  374. struct eth_pdata *pdata = dev_get_platdata(dev);
  375. struct ravb_priv *eth = dev_get_priv(dev);
  376. struct mii_dev *mdiodev;
  377. void __iomem *iobase;
  378. int ret;
  379. iobase = map_physmem(pdata->iobase, 0x1000, MAP_NOCACHE);
  380. eth->iobase = iobase;
  381. ret = clk_get_by_index(dev, 0, &eth->clk);
  382. if (ret < 0)
  383. goto err_mdio_alloc;
  384. gpio_request_by_name(dev, "reset-gpios", 0, &eth->reset_gpio,
  385. GPIOD_IS_OUT);
  386. mdiodev = mdio_alloc();
  387. if (!mdiodev) {
  388. ret = -ENOMEM;
  389. goto err_mdio_alloc;
  390. }
  391. mdiodev->read = bb_miiphy_read;
  392. mdiodev->write = bb_miiphy_write;
  393. bb_miiphy_buses[0].priv = eth;
  394. snprintf(mdiodev->name, sizeof(mdiodev->name), dev->name);
  395. ret = mdio_register(mdiodev);
  396. if (ret < 0)
  397. goto err_mdio_register;
  398. eth->bus = miiphy_get_dev_by_name(dev->name);
  399. /* Bring up PHY */
  400. ret = clk_enable(&eth->clk);
  401. if (ret)
  402. goto err_mdio_register;
  403. ret = ravb_reset(dev);
  404. if (ret)
  405. goto err_mdio_reset;
  406. ret = ravb_phy_config(dev);
  407. if (ret)
  408. goto err_mdio_reset;
  409. return 0;
  410. err_mdio_reset:
  411. clk_disable(&eth->clk);
  412. err_mdio_register:
  413. mdio_free(mdiodev);
  414. err_mdio_alloc:
  415. unmap_physmem(eth->iobase, MAP_NOCACHE);
  416. return ret;
  417. }
  418. static int ravb_remove(struct udevice *dev)
  419. {
  420. struct ravb_priv *eth = dev_get_priv(dev);
  421. clk_disable(&eth->clk);
  422. free(eth->phydev);
  423. mdio_unregister(eth->bus);
  424. mdio_free(eth->bus);
  425. if (dm_gpio_is_valid(&eth->reset_gpio))
  426. dm_gpio_free(dev, &eth->reset_gpio);
  427. unmap_physmem(eth->iobase, MAP_NOCACHE);
  428. return 0;
  429. }
  430. int ravb_bb_init(struct bb_miiphy_bus *bus)
  431. {
  432. return 0;
  433. }
  434. int ravb_bb_mdio_active(struct bb_miiphy_bus *bus)
  435. {
  436. struct ravb_priv *eth = bus->priv;
  437. setbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MMD);
  438. return 0;
  439. }
  440. int ravb_bb_mdio_tristate(struct bb_miiphy_bus *bus)
  441. {
  442. struct ravb_priv *eth = bus->priv;
  443. clrbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MMD);
  444. return 0;
  445. }
  446. int ravb_bb_set_mdio(struct bb_miiphy_bus *bus, int v)
  447. {
  448. struct ravb_priv *eth = bus->priv;
  449. if (v)
  450. setbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MDO);
  451. else
  452. clrbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MDO);
  453. return 0;
  454. }
  455. int ravb_bb_get_mdio(struct bb_miiphy_bus *bus, int *v)
  456. {
  457. struct ravb_priv *eth = bus->priv;
  458. *v = (readl(eth->iobase + RAVB_REG_PIR) & PIR_MDI) >> 3;
  459. return 0;
  460. }
  461. int ravb_bb_set_mdc(struct bb_miiphy_bus *bus, int v)
  462. {
  463. struct ravb_priv *eth = bus->priv;
  464. if (v)
  465. setbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MDC);
  466. else
  467. clrbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MDC);
  468. return 0;
  469. }
  470. int ravb_bb_delay(struct bb_miiphy_bus *bus)
  471. {
  472. udelay(10);
  473. return 0;
  474. }
  475. struct bb_miiphy_bus bb_miiphy_buses[] = {
  476. {
  477. .name = "ravb",
  478. .init = ravb_bb_init,
  479. .mdio_active = ravb_bb_mdio_active,
  480. .mdio_tristate = ravb_bb_mdio_tristate,
  481. .set_mdio = ravb_bb_set_mdio,
  482. .get_mdio = ravb_bb_get_mdio,
  483. .set_mdc = ravb_bb_set_mdc,
  484. .delay = ravb_bb_delay,
  485. },
  486. };
  487. int bb_miiphy_buses_num = ARRAY_SIZE(bb_miiphy_buses);
  488. static const struct eth_ops ravb_ops = {
  489. .start = ravb_start,
  490. .send = ravb_send,
  491. .recv = ravb_recv,
  492. .free_pkt = ravb_free_pkt,
  493. .stop = ravb_stop,
  494. .write_hwaddr = ravb_write_hwaddr,
  495. };
  496. int ravb_ofdata_to_platdata(struct udevice *dev)
  497. {
  498. struct eth_pdata *pdata = dev_get_platdata(dev);
  499. const char *phy_mode;
  500. const fdt32_t *cell;
  501. int ret = 0;
  502. pdata->iobase = devfdt_get_addr(dev);
  503. pdata->phy_interface = -1;
  504. phy_mode = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "phy-mode",
  505. NULL);
  506. if (phy_mode)
  507. pdata->phy_interface = phy_get_interface_by_name(phy_mode);
  508. if (pdata->phy_interface == -1) {
  509. debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
  510. return -EINVAL;
  511. }
  512. pdata->max_speed = 1000;
  513. cell = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "max-speed", NULL);
  514. if (cell)
  515. pdata->max_speed = fdt32_to_cpu(*cell);
  516. sprintf(bb_miiphy_buses[0].name, dev->name);
  517. return ret;
  518. }
  519. static const struct udevice_id ravb_ids[] = {
  520. { .compatible = "renesas,etheravb-r8a7795" },
  521. { .compatible = "renesas,etheravb-r8a7796" },
  522. { .compatible = "renesas,etheravb-r8a77965" },
  523. { .compatible = "renesas,etheravb-r8a77970" },
  524. { .compatible = "renesas,etheravb-r8a77995" },
  525. { .compatible = "renesas,etheravb-rcar-gen3" },
  526. { }
  527. };
  528. U_BOOT_DRIVER(eth_ravb) = {
  529. .name = "ravb",
  530. .id = UCLASS_ETH,
  531. .of_match = ravb_ids,
  532. .ofdata_to_platdata = ravb_ofdata_to_platdata,
  533. .probe = ravb_probe,
  534. .remove = ravb_remove,
  535. .ops = &ravb_ops,
  536. .priv_auto_alloc_size = sizeof(struct ravb_priv),
  537. .platdata_auto_alloc_size = sizeof(struct eth_pdata),
  538. .flags = DM_FLAG_ALLOC_PRIV_DMA,
  539. };