tegra_nand.h 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241
  1. /*
  2. * (C) Copyright 2011 NVIDIA Corporation <www.nvidia.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /* register offset */
  7. #define COMMAND_0 0x00
  8. #define CMD_GO (1 << 31)
  9. #define CMD_CLE (1 << 30)
  10. #define CMD_ALE (1 << 29)
  11. #define CMD_PIO (1 << 28)
  12. #define CMD_TX (1 << 27)
  13. #define CMD_RX (1 << 26)
  14. #define CMD_SEC_CMD (1 << 25)
  15. #define CMD_AFT_DAT_MASK (1 << 24)
  16. #define CMD_AFT_DAT_DISABLE 0
  17. #define CMD_AFT_DAT_ENABLE (1 << 24)
  18. #define CMD_TRANS_SIZE_SHIFT 20
  19. #define CMD_TRANS_SIZE_PAGE 8
  20. #define CMD_A_VALID (1 << 19)
  21. #define CMD_B_VALID (1 << 18)
  22. #define CMD_RD_STATUS_CHK (1 << 17)
  23. #define CMD_R_BSY_CHK (1 << 16)
  24. #define CMD_CE7 (1 << 15)
  25. #define CMD_CE6 (1 << 14)
  26. #define CMD_CE5 (1 << 13)
  27. #define CMD_CE4 (1 << 12)
  28. #define CMD_CE3 (1 << 11)
  29. #define CMD_CE2 (1 << 10)
  30. #define CMD_CE1 (1 << 9)
  31. #define CMD_CE0 (1 << 8)
  32. #define CMD_CLE_BYTE_SIZE_SHIFT 4
  33. enum {
  34. CMD_CLE_BYTES1 = 0,
  35. CMD_CLE_BYTES2,
  36. CMD_CLE_BYTES3,
  37. CMD_CLE_BYTES4,
  38. };
  39. #define CMD_ALE_BYTE_SIZE_SHIFT 0
  40. enum {
  41. CMD_ALE_BYTES1 = 0,
  42. CMD_ALE_BYTES2,
  43. CMD_ALE_BYTES3,
  44. CMD_ALE_BYTES4,
  45. CMD_ALE_BYTES5,
  46. CMD_ALE_BYTES6,
  47. CMD_ALE_BYTES7,
  48. CMD_ALE_BYTES8
  49. };
  50. #define STATUS_0 0x04
  51. #define STATUS_RBSY0 (1 << 8)
  52. #define ISR_0 0x08
  53. #define ISR_IS_CMD_DONE (1 << 5)
  54. #define ISR_IS_ECC_ERR (1 << 4)
  55. #define IER_0 0x0C
  56. #define CFG_0 0x10
  57. #define CFG_HW_ECC_MASK (1 << 31)
  58. #define CFG_HW_ECC_DISABLE 0
  59. #define CFG_HW_ECC_ENABLE (1 << 31)
  60. #define CFG_HW_ECC_SEL_MASK (1 << 30)
  61. #define CFG_HW_ECC_SEL_HAMMING 0
  62. #define CFG_HW_ECC_SEL_RS (1 << 30)
  63. #define CFG_HW_ECC_CORRECTION_MASK (1 << 29)
  64. #define CFG_HW_ECC_CORRECTION_DISABLE 0
  65. #define CFG_HW_ECC_CORRECTION_ENABLE (1 << 29)
  66. #define CFG_PIPELINE_EN_MASK (1 << 28)
  67. #define CFG_PIPELINE_EN_DISABLE 0
  68. #define CFG_PIPELINE_EN_ENABLE (1 << 28)
  69. #define CFG_ECC_EN_TAG_MASK (1 << 27)
  70. #define CFG_ECC_EN_TAG_DISABLE 0
  71. #define CFG_ECC_EN_TAG_ENABLE (1 << 27)
  72. #define CFG_TVALUE_MASK (3 << 24)
  73. enum {
  74. CFG_TVAL4 = 0 << 24,
  75. CFG_TVAL6 = 1 << 24,
  76. CFG_TVAL8 = 2 << 24
  77. };
  78. #define CFG_SKIP_SPARE_MASK (1 << 23)
  79. #define CFG_SKIP_SPARE_DISABLE 0
  80. #define CFG_SKIP_SPARE_ENABLE (1 << 23)
  81. #define CFG_COM_BSY_MASK (1 << 22)
  82. #define CFG_COM_BSY_DISABLE 0
  83. #define CFG_COM_BSY_ENABLE (1 << 22)
  84. #define CFG_BUS_WIDTH_MASK (1 << 21)
  85. #define CFG_BUS_WIDTH_8BIT 0
  86. #define CFG_BUS_WIDTH_16BIT (1 << 21)
  87. #define CFG_LPDDR1_MODE_MASK (1 << 20)
  88. #define CFG_LPDDR1_MODE_DISABLE 0
  89. #define CFG_LPDDR1_MODE_ENABLE (1 << 20)
  90. #define CFG_EDO_MODE_MASK (1 << 19)
  91. #define CFG_EDO_MODE_DISABLE 0
  92. #define CFG_EDO_MODE_ENABLE (1 << 19)
  93. #define CFG_PAGE_SIZE_SEL_MASK (7 << 16)
  94. enum {
  95. CFG_PAGE_SIZE_256 = 0 << 16,
  96. CFG_PAGE_SIZE_512 = 1 << 16,
  97. CFG_PAGE_SIZE_1024 = 2 << 16,
  98. CFG_PAGE_SIZE_2048 = 3 << 16,
  99. CFG_PAGE_SIZE_4096 = 4 << 16
  100. };
  101. #define CFG_SKIP_SPARE_SEL_MASK (3 << 14)
  102. enum {
  103. CFG_SKIP_SPARE_SEL_4 = 0 << 14,
  104. CFG_SKIP_SPARE_SEL_8 = 1 << 14,
  105. CFG_SKIP_SPARE_SEL_12 = 2 << 14,
  106. CFG_SKIP_SPARE_SEL_16 = 3 << 14
  107. };
  108. #define CFG_TAG_BYTE_SIZE_MASK 0x1FF
  109. #define TIMING_0 0x14
  110. #define TIMING_TRP_RESP_CNT_SHIFT 28
  111. #define TIMING_TRP_RESP_CNT_MASK (0xf << TIMING_TRP_RESP_CNT_SHIFT)
  112. #define TIMING_TWB_CNT_SHIFT 24
  113. #define TIMING_TWB_CNT_MASK (0xf << TIMING_TWB_CNT_SHIFT)
  114. #define TIMING_TCR_TAR_TRR_CNT_SHIFT 20
  115. #define TIMING_TCR_TAR_TRR_CNT_MASK (0xf << TIMING_TCR_TAR_TRR_CNT_SHIFT)
  116. #define TIMING_TWHR_CNT_SHIFT 16
  117. #define TIMING_TWHR_CNT_MASK (0xf << TIMING_TWHR_CNT_SHIFT)
  118. #define TIMING_TCS_CNT_SHIFT 14
  119. #define TIMING_TCS_CNT_MASK (3 << TIMING_TCS_CNT_SHIFT)
  120. #define TIMING_TWH_CNT_SHIFT 12
  121. #define TIMING_TWH_CNT_MASK (3 << TIMING_TWH_CNT_SHIFT)
  122. #define TIMING_TWP_CNT_SHIFT 8
  123. #define TIMING_TWP_CNT_MASK (0xf << TIMING_TWP_CNT_SHIFT)
  124. #define TIMING_TRH_CNT_SHIFT 4
  125. #define TIMING_TRH_CNT_MASK (3 << TIMING_TRH_CNT_SHIFT)
  126. #define TIMING_TRP_CNT_SHIFT 0
  127. #define TIMING_TRP_CNT_MASK (0xf << TIMING_TRP_CNT_SHIFT)
  128. #define RESP_0 0x18
  129. #define TIMING2_0 0x1C
  130. #define TIMING2_TADL_CNT_SHIFT 0
  131. #define TIMING2_TADL_CNT_MASK (0xf << TIMING2_TADL_CNT_SHIFT)
  132. #define CMD_REG1_0 0x20
  133. #define CMD_REG2_0 0x24
  134. #define ADDR_REG1_0 0x28
  135. #define ADDR_REG2_0 0x2C
  136. #define DMA_MST_CTRL_0 0x30
  137. #define DMA_MST_CTRL_GO_MASK (1 << 31)
  138. #define DMA_MST_CTRL_GO_DISABLE 0
  139. #define DMA_MST_CTRL_GO_ENABLE (1 << 31)
  140. #define DMA_MST_CTRL_DIR_MASK (1 << 30)
  141. #define DMA_MST_CTRL_DIR_READ 0
  142. #define DMA_MST_CTRL_DIR_WRITE (1 << 30)
  143. #define DMA_MST_CTRL_PERF_EN_MASK (1 << 29)
  144. #define DMA_MST_CTRL_PERF_EN_DISABLE 0
  145. #define DMA_MST_CTRL_PERF_EN_ENABLE (1 << 29)
  146. #define DMA_MST_CTRL_REUSE_BUFFER_MASK (1 << 27)
  147. #define DMA_MST_CTRL_REUSE_BUFFER_DISABLE 0
  148. #define DMA_MST_CTRL_REUSE_BUFFER_ENABLE (1 << 27)
  149. #define DMA_MST_CTRL_BURST_SIZE_SHIFT 24
  150. #define DMA_MST_CTRL_BURST_SIZE_MASK (7 << DMA_MST_CTRL_BURST_SIZE_SHIFT)
  151. enum {
  152. DMA_MST_CTRL_BURST_1WORDS = 2 << DMA_MST_CTRL_BURST_SIZE_SHIFT,
  153. DMA_MST_CTRL_BURST_4WORDS = 3 << DMA_MST_CTRL_BURST_SIZE_SHIFT,
  154. DMA_MST_CTRL_BURST_8WORDS = 4 << DMA_MST_CTRL_BURST_SIZE_SHIFT,
  155. DMA_MST_CTRL_BURST_16WORDS = 5 << DMA_MST_CTRL_BURST_SIZE_SHIFT
  156. };
  157. #define DMA_MST_CTRL_IS_DMA_DONE (1 << 20)
  158. #define DMA_MST_CTRL_EN_A_MASK (1 << 2)
  159. #define DMA_MST_CTRL_EN_A_DISABLE 0
  160. #define DMA_MST_CTRL_EN_A_ENABLE (1 << 2)
  161. #define DMA_MST_CTRL_EN_B_MASK (1 << 1)
  162. #define DMA_MST_CTRL_EN_B_DISABLE 0
  163. #define DMA_MST_CTRL_EN_B_ENABLE (1 << 1)
  164. #define DMA_CFG_A_0 0x34
  165. #define DMA_CFG_B_0 0x38
  166. #define FIFO_CTRL_0 0x3C
  167. #define DATA_BLOCK_PTR_0 0x40
  168. #define TAG_PTR_0 0x44
  169. #define ECC_PTR_0 0x48
  170. #define DEC_STATUS_0 0x4C
  171. #define DEC_STATUS_A_ECC_FAIL (1 << 1)
  172. #define DEC_STATUS_B_ECC_FAIL (1 << 0)
  173. #define BCH_CONFIG_0 0xCC
  174. #define BCH_CONFIG_BCH_TVALUE_SHIFT 4
  175. #define BCH_CONFIG_BCH_TVALUE_MASK (3 << BCH_CONFIG_BCH_TVALUE_SHIFT)
  176. enum {
  177. BCH_CONFIG_BCH_TVAL4 = 0 << BCH_CONFIG_BCH_TVALUE_SHIFT,
  178. BCH_CONFIG_BCH_TVAL8 = 1 << BCH_CONFIG_BCH_TVALUE_SHIFT,
  179. BCH_CONFIG_BCH_TVAL14 = 2 << BCH_CONFIG_BCH_TVALUE_SHIFT,
  180. BCH_CONFIG_BCH_TVAL16 = 3 << BCH_CONFIG_BCH_TVALUE_SHIFT
  181. };
  182. #define BCH_CONFIG_BCH_ECC_MASK (1 << 0)
  183. #define BCH_CONFIG_BCH_ECC_DISABLE 0
  184. #define BCH_CONFIG_BCH_ECC_ENABLE (1 << 0)
  185. #define BCH_DEC_RESULT_0 0xD0
  186. #define BCH_DEC_RESULT_CORRFAIL_ERR_MASK (1 << 8)
  187. #define BCH_DEC_RESULT_PAGE_COUNT_MASK 0xFF
  188. #define BCH_DEC_STATUS_BUF_0 0xD4
  189. #define BCH_DEC_STATUS_FAIL_SEC_FLAG_MASK 0xFF000000
  190. #define BCH_DEC_STATUS_CORR_SEC_FLAG_MASK 0x00FF0000
  191. #define BCH_DEC_STATUS_FAIL_TAG_MASK (1 << 14)
  192. #define BCH_DEC_STATUS_CORR_TAG_MASK (1 << 13)
  193. #define BCH_DEC_STATUS_MAX_CORR_CNT_MASK (0x1f << 8)
  194. #define BCH_DEC_STATUS_PAGE_NUMBER_MASK 0xFF
  195. #define LP_OPTIONS 0
  196. struct nand_ctlr {
  197. u32 command; /* offset 00h */
  198. u32 status; /* offset 04h */
  199. u32 isr; /* offset 08h */
  200. u32 ier; /* offset 0Ch */
  201. u32 config; /* offset 10h */
  202. u32 timing; /* offset 14h */
  203. u32 resp; /* offset 18h */
  204. u32 timing2; /* offset 1Ch */
  205. u32 cmd_reg1; /* offset 20h */
  206. u32 cmd_reg2; /* offset 24h */
  207. u32 addr_reg1; /* offset 28h */
  208. u32 addr_reg2; /* offset 2Ch */
  209. u32 dma_mst_ctrl; /* offset 30h */
  210. u32 dma_cfg_a; /* offset 34h */
  211. u32 dma_cfg_b; /* offset 38h */
  212. u32 fifo_ctrl; /* offset 3Ch */
  213. u32 data_block_ptr; /* offset 40h */
  214. u32 tag_ptr; /* offset 44h */
  215. u32 resv1; /* offset 48h */
  216. u32 dec_status; /* offset 4Ch */
  217. u32 hwstatus_cmd; /* offset 50h */
  218. u32 hwstatus_mask; /* offset 54h */
  219. u32 resv2[29];
  220. u32 bch_config; /* offset CCh */
  221. u32 bch_dec_result; /* offset D0h */
  222. u32 bch_dec_status_buf;
  223. /* offset D4h */
  224. };