at91sam9263ek.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stelian Pop <stelian@popies.net>
  4. * Lead Tech Design <www.leadtechdesign.com>
  5. *
  6. * Configuation settings for the AT91SAM9263EK board.
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. /*
  13. * SoC must be defined first, before hardware.h is included.
  14. * In this case SoC is defined in boards.cfg.
  15. */
  16. #include <asm/hardware.h>
  17. #ifndef CONFIG_SYS_USE_BOOT_NORFLASH
  18. #define CONFIG_SYS_TEXT_BASE 0x21F00000
  19. #else
  20. #define CONFIG_SYS_TEXT_BASE 0x0000000
  21. #endif
  22. /* ARM asynchronous clock */
  23. #define CONFIG_SYS_AT91_MAIN_CLOCK 16367660 /* 16.367 MHz crystal */
  24. #define CONFIG_SYS_AT91_SLOW_CLOCK 32768
  25. #define CONFIG_AT91SAM9263EK 1 /* It's an AT91SAM9263EK Board */
  26. #define CONFIG_ARCH_CPU_INIT
  27. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  28. #define CONFIG_SETUP_MEMORY_TAGS 1
  29. #define CONFIG_INITRD_TAG 1
  30. #ifndef CONFIG_SYS_USE_BOOT_NORFLASH
  31. #define CONFIG_SKIP_LOWLEVEL_INIT
  32. #else
  33. #define CONFIG_SYS_USE_NORFLASH
  34. #endif
  35. #define CONFIG_BOARD_EARLY_INIT_F
  36. #define CONFIG_DISPLAY_CPUINFO
  37. #define CONFIG_CMD_BOOTZ
  38. #define CONFIG_OF_LIBFDT
  39. /*
  40. * Hardware drivers
  41. */
  42. #define CONFIG_ATMEL_LEGACY
  43. #define CONFIG_AT91_GPIO 1
  44. #define CONFIG_AT91_GPIO_PULLUP 1
  45. /* serial console */
  46. #define CONFIG_ATMEL_USART
  47. #define CONFIG_USART_BASE ATMEL_BASE_DBGU
  48. #define CONFIG_USART_ID ATMEL_ID_SYS
  49. #define CONFIG_BAUDRATE 115200
  50. /* LCD */
  51. #define CONFIG_LCD 1
  52. #define LCD_BPP LCD_COLOR8
  53. #define CONFIG_LCD_LOGO 1
  54. #undef LCD_TEST_PATTERN
  55. #define CONFIG_LCD_INFO 1
  56. #define CONFIG_LCD_INFO_BELOW_LOGO 1
  57. #define CONFIG_SYS_WHITE_ON_BLACK 1
  58. #define CONFIG_ATMEL_LCD 1
  59. #define CONFIG_ATMEL_LCD_BGR555 1
  60. #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
  61. /* LED */
  62. #define CONFIG_AT91_LED
  63. #define CONFIG_RED_LED AT91_PIN_PB7 /* the power led */
  64. #define CONFIG_GREEN_LED AT91_PIN_PB8 /* the user1 led */
  65. #define CONFIG_YELLOW_LED AT91_PIN_PC29 /* the user2 led */
  66. #define CONFIG_BOOTDELAY 3
  67. /*
  68. * BOOTP options
  69. */
  70. #define CONFIG_BOOTP_BOOTFILESIZE 1
  71. #define CONFIG_BOOTP_BOOTPATH 1
  72. #define CONFIG_BOOTP_GATEWAY 1
  73. #define CONFIG_BOOTP_HOSTNAME 1
  74. /*
  75. * Command line configuration.
  76. */
  77. #include <config_cmd_default.h>
  78. #undef CONFIG_CMD_BDI
  79. #undef CONFIG_CMD_FPGA
  80. #undef CONFIG_CMD_IMI
  81. #undef CONFIG_CMD_IMLS
  82. #undef CONFIG_CMD_LOADS
  83. #undef CONFIG_CMD_SOURCE
  84. #define CONFIG_CMD_PING 1
  85. #define CONFIG_CMD_DHCP 1
  86. #define CONFIG_CMD_NAND 1
  87. #define CONFIG_CMD_MMC
  88. #define CONFIG_CMD_USB 1
  89. /* SDRAM */
  90. #define CONFIG_NR_DRAM_BANKS 1
  91. #define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS1
  92. #define CONFIG_SYS_SDRAM_SIZE 0x04000000
  93. #define CONFIG_SYS_INIT_SP_ADDR \
  94. (ATMEL_BASE_SRAM1 + 0x1000 - GENERATED_GBL_DATA_SIZE)
  95. /* DataFlash */
  96. #define CONFIG_ATMEL_DATAFLASH_SPI
  97. #define CONFIG_HAS_DATAFLASH 1
  98. #define CONFIG_SYS_SPI_WRITE_TOUT (5*CONFIG_SYS_HZ)
  99. #define CONFIG_SYS_MAX_DATAFLASH_BANKS 1
  100. #define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* CS0 */
  101. #define AT91_SPI_CLK 15000000
  102. #define DATAFLASH_TCSS (0x1a << 16)
  103. #define DATAFLASH_TCHS (0x1 << 24)
  104. /* MMC */
  105. #ifdef CONFIG_CMD_MMC
  106. #define CONFIG_MMC
  107. #define CONFIG_GENERIC_MMC
  108. #define CONFIG_GENERIC_ATMEL_MCI
  109. #endif
  110. /* FAT */
  111. #ifdef CONFIG_CMD_FAT
  112. #define CONFIG_DOS_PARTITION
  113. #endif
  114. /* NOR flash, if populated */
  115. #ifdef CONFIG_SYS_USE_NORFLASH
  116. #define CONFIG_SYS_FLASH_CFI 1
  117. #define CONFIG_FLASH_CFI_DRIVER 1
  118. #define PHYS_FLASH_1 0x10000000
  119. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  120. #define CONFIG_SYS_MAX_FLASH_SECT 256
  121. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  122. #define CONFIG_SYS_MONITOR_SEC 1:0-3
  123. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  124. #define CONFIG_SYS_MONITOR_LEN (256 << 10)
  125. #define CONFIG_ENV_IS_IN_FLASH 1
  126. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x007E0000)
  127. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SIZE)
  128. /* Address and size of Primary Environment Sector */
  129. #define CONFIG_ENV_SIZE 0x10000
  130. #define CONFIG_EXTRA_ENV_SETTINGS \
  131. "monitor_base=" __stringify(CONFIG_SYS_MONITOR_BASE) "\0" \
  132. "update=" \
  133. "protect off ${monitor_base} +${filesize};" \
  134. "erase ${monitor_base} +${filesize};" \
  135. "cp.b ${fileaddr} ${monitor_base} ${filesize};" \
  136. "protect on ${monitor_base} +${filesize}\0"
  137. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  138. #define MASTER_PLL_MUL 171
  139. #define MASTER_PLL_DIV 14
  140. #define MASTER_PLL_OUT 3
  141. /* clocks */
  142. #define CONFIG_SYS_MOR_VAL \
  143. (AT91_PMC_MOR_MOSCEN | AT91_PMC_MOR_OSCOUNT(255))
  144. #define CONFIG_SYS_PLLAR_VAL \
  145. (AT91_PMC_PLLAR_29 | \
  146. AT91_PMC_PLLXR_OUT(MASTER_PLL_OUT) | \
  147. AT91_PMC_PLLXR_PLLCOUNT(63) | \
  148. AT91_PMC_PLLXR_MUL(MASTER_PLL_MUL - 1) | \
  149. AT91_PMC_PLLXR_DIV(MASTER_PLL_DIV))
  150. /* PCK/2 = MCK Master Clock from PLLA */
  151. #define CONFIG_SYS_MCKR1_VAL \
  152. (AT91_PMC_MCKR_CSS_SLOW | AT91_PMC_MCKR_PRES_1 | \
  153. AT91_PMC_MCKR_MDIV_2)
  154. /* PCK/2 = MCK Master Clock from PLLA */
  155. #define CONFIG_SYS_MCKR2_VAL \
  156. (AT91_PMC_MCKR_CSS_PLLA | AT91_PMC_MCKR_PRES_1 | \
  157. AT91_PMC_MCKR_MDIV_2)
  158. /* define PDC[31:16] as DATA[31:16] */
  159. #define CONFIG_SYS_PIOD_PDR_VAL1 0xFFFF0000
  160. /* no pull-up for D[31:16] */
  161. #define CONFIG_SYS_PIOD_PPUDR_VAL 0xFFFF0000
  162. /* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */
  163. #define CONFIG_SYS_MATRIX_EBICSA_VAL \
  164. (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_VDDIOMSEL_3_3V | \
  165. AT91_MATRIX_CSA_EBI_CS1A)
  166. /* SDRAM */
  167. /* SDRAMC_MR Mode register */
  168. #define CONFIG_SYS_SDRC_MR_VAL1 0
  169. /* SDRAMC_TR - Refresh Timer register */
  170. #define CONFIG_SYS_SDRC_TR_VAL1 0x13C
  171. /* SDRAMC_CR - Configuration register*/
  172. #define CONFIG_SYS_SDRC_CR_VAL \
  173. (AT91_SDRAMC_NC_9 | \
  174. AT91_SDRAMC_NR_13 | \
  175. AT91_SDRAMC_NB_4 | \
  176. AT91_SDRAMC_CAS_3 | \
  177. AT91_SDRAMC_DBW_32 | \
  178. (1 << 8) | /* Write Recovery Delay */ \
  179. (7 << 12) | /* Row Cycle Delay */ \
  180. (2 << 16) | /* Row Precharge Delay */ \
  181. (2 << 20) | /* Row to Column Delay */ \
  182. (5 << 24) | /* Active to Precharge Delay */ \
  183. (1 << 28)) /* Exit Self Refresh to Active Delay */
  184. /* Memory Device Register -> SDRAM */
  185. #define CONFIG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM
  186. #define CONFIG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE
  187. #define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */
  188. #define CONFIG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH
  189. #define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */
  190. #define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */
  191. #define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */
  192. #define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */
  193. #define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */
  194. #define CONFIG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */
  195. #define CONFIG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */
  196. #define CONFIG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */
  197. #define CONFIG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR
  198. #define CONFIG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */
  199. #define CONFIG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL
  200. #define CONFIG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */
  201. #define CONFIG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */
  202. #define CONFIG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */
  203. /* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
  204. #define CONFIG_SYS_SMC0_SETUP0_VAL \
  205. (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \
  206. AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10))
  207. #define CONFIG_SYS_SMC0_PULSE0_VAL \
  208. (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \
  209. AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11))
  210. #define CONFIG_SYS_SMC0_CYCLE0_VAL \
  211. (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22))
  212. #define CONFIG_SYS_SMC0_MODE0_VAL \
  213. (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \
  214. AT91_SMC_MODE_DBW_16 | \
  215. AT91_SMC_MODE_TDF | AT91_SMC_MODE_TDF_CYCLE(6))
  216. /* user reset enable */
  217. #define CONFIG_SYS_RSTC_RMR_VAL \
  218. (AT91_RSTC_KEY | \
  219. AT91_RSTC_MR_URSTEN | \
  220. AT91_RSTC_MR_ERSTL(15))
  221. /* Disable Watchdog */
  222. #define CONFIG_SYS_WDTC_WDMR_VAL \
  223. (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \
  224. AT91_WDT_MR_WDV(0xfff) | \
  225. AT91_WDT_MR_WDDIS | \
  226. AT91_WDT_MR_WDD(0xfff))
  227. #endif
  228. #else
  229. #define CONFIG_SYS_NO_FLASH 1
  230. #endif
  231. /* NAND flash */
  232. #ifdef CONFIG_CMD_NAND
  233. #define CONFIG_NAND_ATMEL
  234. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  235. #define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
  236. #define CONFIG_SYS_NAND_DBW_8 1
  237. /* our ALE is AD21 */
  238. #define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
  239. /* our CLE is AD22 */
  240. #define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
  241. #define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PD15
  242. #define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PA22
  243. #endif
  244. /* Ethernet */
  245. #define CONFIG_MACB 1
  246. #define CONFIG_RMII 1
  247. #define CONFIG_NET_RETRY_COUNT 20
  248. #define CONFIG_RESET_PHY_R 1
  249. #define CONFIG_AT91_WANTS_COMMON_PHY
  250. /* USB */
  251. #define CONFIG_USB_ATMEL
  252. #define CONFIG_USB_ATMEL_CLK_SEL_PLLB
  253. #define CONFIG_USB_OHCI_NEW 1
  254. #define CONFIG_DOS_PARTITION 1
  255. #define CONFIG_SYS_USB_OHCI_CPU_INIT 1
  256. #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00a00000 /* AT91SAM9263_UHP_BASE */
  257. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9263"
  258. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
  259. #define CONFIG_USB_STORAGE 1
  260. #define CONFIG_CMD_FAT 1
  261. #define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
  262. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
  263. #define CONFIG_SYS_MEMTEST_END 0x23e00000
  264. #ifdef CONFIG_SYS_USE_DATAFLASH
  265. /* bootstrap + u-boot + env + linux in dataflash on CS0 */
  266. #define CONFIG_ENV_IS_IN_DATAFLASH 1
  267. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400)
  268. #define CONFIG_ENV_OFFSET 0x4200
  269. #define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
  270. #define CONFIG_ENV_SIZE 0x4200
  271. #define CONFIG_BOOTCOMMAND "cp.b 0xC0084000 0x22000000 0x210000; bootm"
  272. #define CONFIG_BOOTARGS "console=ttyS0,115200 " \
  273. "root=/dev/mtdblock0 " \
  274. "mtdparts=atmel_nand:-(root) "\
  275. "rw rootfstype=jffs2"
  276. #elif CONFIG_SYS_USE_NANDFLASH
  277. /* bootstrap + u-boot + env + linux in nandflash */
  278. #define CONFIG_ENV_IS_IN_NAND 1
  279. #define CONFIG_ENV_OFFSET 0xc0000
  280. #define CONFIG_ENV_OFFSET_REDUND 0x100000
  281. #define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */
  282. #define CONFIG_BOOTCOMMAND "nand read 0x22000000 0x200000 0x300000; bootm"
  283. #define CONFIG_BOOTARGS \
  284. "console=ttyS0,115200 earlyprintk " \
  285. "mtdparts=atmel_nand:256k(bootstrap)ro,512k(uboot)ro," \
  286. "256k(env),256k(env_redundant),256k(spare)," \
  287. "512k(dtb),6M(kernel)ro,-(rootfs) " \
  288. "root=/dev/mtdblock7 rw rootfstype=jffs2"
  289. #endif
  290. #define CONFIG_SYS_PROMPT "U-Boot> "
  291. #define CONFIG_SYS_CBSIZE 256
  292. #define CONFIG_SYS_MAXARGS 16
  293. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  294. #define CONFIG_SYS_LONGHELP 1
  295. #define CONFIG_CMDLINE_EDITING 1
  296. #define CONFIG_AUTO_COMPLETE
  297. #define CONFIG_SYS_HUSH_PARSER
  298. /*
  299. * Size of malloc() pool
  300. */
  301. #define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
  302. #endif