cpu.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478
  1. /*
  2. * (C) Copyright 2007
  3. * Sascha Hauer, Pengutronix
  4. *
  5. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <bootm.h>
  10. #include <common.h>
  11. #include <netdev.h>
  12. #include <linux/errno.h>
  13. #include <asm/io.h>
  14. #include <asm/arch/imx-regs.h>
  15. #include <asm/arch/clock.h>
  16. #include <asm/arch/sys_proto.h>
  17. #include <asm/arch/crm_regs.h>
  18. #include <asm/mach-imx/boot_mode.h>
  19. #include <imx_thermal.h>
  20. #include <ipu_pixfmt.h>
  21. #include <thermal.h>
  22. #include <sata.h>
  23. #ifdef CONFIG_FSL_ESDHC
  24. #include <fsl_esdhc.h>
  25. #endif
  26. #if defined(CONFIG_DISPLAY_CPUINFO) && !defined(CONFIG_SPL_BUILD)
  27. static u32 reset_cause = -1;
  28. static char *get_reset_cause(void)
  29. {
  30. u32 cause;
  31. struct src *src_regs = (struct src *)SRC_BASE_ADDR;
  32. cause = readl(&src_regs->srsr);
  33. writel(cause, &src_regs->srsr);
  34. reset_cause = cause;
  35. switch (cause) {
  36. case 0x00001:
  37. case 0x00011:
  38. return "POR";
  39. case 0x00004:
  40. return "CSU";
  41. case 0x00008:
  42. return "IPP USER";
  43. case 0x00010:
  44. #ifdef CONFIG_MX7
  45. return "WDOG1";
  46. #else
  47. return "WDOG";
  48. #endif
  49. case 0x00020:
  50. return "JTAG HIGH-Z";
  51. case 0x00040:
  52. return "JTAG SW";
  53. case 0x00080:
  54. return "WDOG3";
  55. #ifdef CONFIG_MX7
  56. case 0x00100:
  57. return "WDOG4";
  58. case 0x00200:
  59. return "TEMPSENSE";
  60. #elif defined(CONFIG_MX8M)
  61. case 0x00100:
  62. return "WDOG2";
  63. case 0x00200:
  64. return "TEMPSENSE";
  65. #else
  66. case 0x00100:
  67. return "TEMPSENSE";
  68. case 0x10000:
  69. return "WARM BOOT";
  70. #endif
  71. default:
  72. return "unknown reset";
  73. }
  74. }
  75. u32 get_imx_reset_cause(void)
  76. {
  77. return reset_cause;
  78. }
  79. #endif
  80. #if defined(CONFIG_MX53) || defined(CONFIG_MX6)
  81. #if defined(CONFIG_MX53)
  82. #define MEMCTL_BASE ESDCTL_BASE_ADDR
  83. #else
  84. #define MEMCTL_BASE MMDC_P0_BASE_ADDR
  85. #endif
  86. static const unsigned char col_lookup[] = {9, 10, 11, 8, 12, 9, 9, 9};
  87. static const unsigned char bank_lookup[] = {3, 2};
  88. /* these MMDC registers are common to the IMX53 and IMX6 */
  89. struct esd_mmdc_regs {
  90. uint32_t ctl;
  91. uint32_t pdc;
  92. uint32_t otc;
  93. uint32_t cfg0;
  94. uint32_t cfg1;
  95. uint32_t cfg2;
  96. uint32_t misc;
  97. };
  98. #define ESD_MMDC_CTL_GET_ROW(mdctl) ((ctl >> 24) & 7)
  99. #define ESD_MMDC_CTL_GET_COLUMN(mdctl) ((ctl >> 20) & 7)
  100. #define ESD_MMDC_CTL_GET_WIDTH(mdctl) ((ctl >> 16) & 3)
  101. #define ESD_MMDC_CTL_GET_CS1(mdctl) ((ctl >> 30) & 1)
  102. #define ESD_MMDC_MISC_GET_BANK(mdmisc) ((misc >> 5) & 1)
  103. /*
  104. * imx_ddr_size - return size in bytes of DRAM according MMDC config
  105. * The MMDC MDCTL register holds the number of bits for row, col, and data
  106. * width and the MMDC MDMISC register holds the number of banks. Combine
  107. * all these bits to determine the meme size the MMDC has been configured for
  108. */
  109. unsigned imx_ddr_size(void)
  110. {
  111. struct esd_mmdc_regs *mem = (struct esd_mmdc_regs *)MEMCTL_BASE;
  112. unsigned ctl = readl(&mem->ctl);
  113. unsigned misc = readl(&mem->misc);
  114. int bits = 11 + 0 + 0 + 1; /* row + col + bank + width */
  115. bits += ESD_MMDC_CTL_GET_ROW(ctl);
  116. bits += col_lookup[ESD_MMDC_CTL_GET_COLUMN(ctl)];
  117. bits += bank_lookup[ESD_MMDC_MISC_GET_BANK(misc)];
  118. bits += ESD_MMDC_CTL_GET_WIDTH(ctl);
  119. bits += ESD_MMDC_CTL_GET_CS1(ctl);
  120. /* The MX6 can do only 3840 MiB of DRAM */
  121. if (bits == 32)
  122. return 0xf0000000;
  123. return 1 << bits;
  124. }
  125. #endif
  126. #if defined(CONFIG_DISPLAY_CPUINFO) && !defined(CONFIG_SPL_BUILD)
  127. const char *get_imx_type(u32 imxtype)
  128. {
  129. switch (imxtype) {
  130. case MXC_CPU_MX8MQ:
  131. return "8MQ"; /* Quad-core version of the mx8m */
  132. case MXC_CPU_MX7S:
  133. return "7S"; /* Single-core version of the mx7 */
  134. case MXC_CPU_MX7D:
  135. return "7D"; /* Dual-core version of the mx7 */
  136. case MXC_CPU_MX6QP:
  137. return "6QP"; /* Quad-Plus version of the mx6 */
  138. case MXC_CPU_MX6DP:
  139. return "6DP"; /* Dual-Plus version of the mx6 */
  140. case MXC_CPU_MX6Q:
  141. return "6Q"; /* Quad-core version of the mx6 */
  142. case MXC_CPU_MX6D:
  143. return "6D"; /* Dual-core version of the mx6 */
  144. case MXC_CPU_MX6DL:
  145. return "6DL"; /* Dual Lite version of the mx6 */
  146. case MXC_CPU_MX6SOLO:
  147. return "6SOLO"; /* Solo version of the mx6 */
  148. case MXC_CPU_MX6SL:
  149. return "6SL"; /* Solo-Lite version of the mx6 */
  150. case MXC_CPU_MX6SLL:
  151. return "6SLL"; /* SLL version of the mx6 */
  152. case MXC_CPU_MX6SX:
  153. return "6SX"; /* SoloX version of the mx6 */
  154. case MXC_CPU_MX6UL:
  155. return "6UL"; /* Ultra-Lite version of the mx6 */
  156. case MXC_CPU_MX6ULL:
  157. return "6ULL"; /* ULL version of the mx6 */
  158. case MXC_CPU_MX51:
  159. return "51";
  160. case MXC_CPU_MX53:
  161. return "53";
  162. default:
  163. return "??";
  164. }
  165. }
  166. int print_cpuinfo(void)
  167. {
  168. u32 cpurev;
  169. __maybe_unused u32 max_freq;
  170. cpurev = get_cpu_rev();
  171. #if defined(CONFIG_IMX_THERMAL)
  172. struct udevice *thermal_dev;
  173. int cpu_tmp, minc, maxc, ret;
  174. printf("CPU: Freescale i.MX%s rev%d.%d",
  175. get_imx_type((cpurev & 0xFF000) >> 12),
  176. (cpurev & 0x000F0) >> 4,
  177. (cpurev & 0x0000F) >> 0);
  178. max_freq = get_cpu_speed_grade_hz();
  179. if (!max_freq || max_freq == mxc_get_clock(MXC_ARM_CLK)) {
  180. printf(" at %dMHz\n", mxc_get_clock(MXC_ARM_CLK) / 1000000);
  181. } else {
  182. printf(" %d MHz (running at %d MHz)\n", max_freq / 1000000,
  183. mxc_get_clock(MXC_ARM_CLK) / 1000000);
  184. }
  185. #else
  186. printf("CPU: Freescale i.MX%s rev%d.%d at %d MHz\n",
  187. get_imx_type((cpurev & 0xFF000) >> 12),
  188. (cpurev & 0x000F0) >> 4,
  189. (cpurev & 0x0000F) >> 0,
  190. mxc_get_clock(MXC_ARM_CLK) / 1000000);
  191. #endif
  192. #if defined(CONFIG_IMX_THERMAL)
  193. puts("CPU: ");
  194. switch (get_cpu_temp_grade(&minc, &maxc)) {
  195. case TEMP_AUTOMOTIVE:
  196. puts("Automotive temperature grade ");
  197. break;
  198. case TEMP_INDUSTRIAL:
  199. puts("Industrial temperature grade ");
  200. break;
  201. case TEMP_EXTCOMMERCIAL:
  202. puts("Extended Commercial temperature grade ");
  203. break;
  204. default:
  205. puts("Commercial temperature grade ");
  206. break;
  207. }
  208. printf("(%dC to %dC)", minc, maxc);
  209. ret = uclass_get_device(UCLASS_THERMAL, 0, &thermal_dev);
  210. if (!ret) {
  211. ret = thermal_get_temp(thermal_dev, &cpu_tmp);
  212. if (!ret)
  213. printf(" at %dC\n", cpu_tmp);
  214. else
  215. debug(" - invalid sensor data\n");
  216. } else {
  217. debug(" - invalid sensor device\n");
  218. }
  219. #endif
  220. printf("Reset cause: %s\n", get_reset_cause());
  221. return 0;
  222. }
  223. #endif
  224. int cpu_eth_init(bd_t *bis)
  225. {
  226. int rc = -ENODEV;
  227. #if defined(CONFIG_FEC_MXC)
  228. rc = fecmxc_initialize(bis);
  229. #endif
  230. return rc;
  231. }
  232. #ifdef CONFIG_FSL_ESDHC
  233. /*
  234. * Initializes on-chip MMC controllers.
  235. * to override, implement board_mmc_init()
  236. */
  237. int cpu_mmc_init(bd_t *bis)
  238. {
  239. return fsl_esdhc_mmc_init(bis);
  240. }
  241. #endif
  242. #if !(defined(CONFIG_MX7) || defined(CONFIG_MX8M))
  243. u32 get_ahb_clk(void)
  244. {
  245. struct mxc_ccm_reg *imx_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  246. u32 reg, ahb_podf;
  247. reg = __raw_readl(&imx_ccm->cbcdr);
  248. reg &= MXC_CCM_CBCDR_AHB_PODF_MASK;
  249. ahb_podf = reg >> MXC_CCM_CBCDR_AHB_PODF_OFFSET;
  250. return get_periph_clk() / (ahb_podf + 1);
  251. }
  252. #endif
  253. void arch_preboot_os(void)
  254. {
  255. #if defined(CONFIG_PCIE_IMX)
  256. imx_pcie_remove();
  257. #endif
  258. #if defined(CONFIG_SATA)
  259. sata_remove(0);
  260. #if defined(CONFIG_MX6)
  261. disable_sata_clock();
  262. #endif
  263. #endif
  264. #if defined(CONFIG_VIDEO_IPUV3)
  265. /* disable video before launching O/S */
  266. ipuv3_fb_shutdown();
  267. #endif
  268. #if defined(CONFIG_VIDEO_MXS)
  269. lcdif_power_down();
  270. #endif
  271. }
  272. #ifndef CONFIG_MX8M
  273. void set_chipselect_size(int const cs_size)
  274. {
  275. unsigned int reg;
  276. struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
  277. reg = readl(&iomuxc_regs->gpr[1]);
  278. switch (cs_size) {
  279. case CS0_128:
  280. reg &= ~0x7; /* CS0=128MB, CS1=0, CS2=0, CS3=0 */
  281. reg |= 0x5;
  282. break;
  283. case CS0_64M_CS1_64M:
  284. reg &= ~0x3F; /* CS0=64MB, CS1=64MB, CS2=0, CS3=0 */
  285. reg |= 0x1B;
  286. break;
  287. case CS0_64M_CS1_32M_CS2_32M:
  288. reg &= ~0x1FF; /* CS0=64MB, CS1=32MB, CS2=32MB, CS3=0 */
  289. reg |= 0x4B;
  290. break;
  291. case CS0_32M_CS1_32M_CS2_32M_CS3_32M:
  292. reg &= ~0xFFF; /* CS0=32MB, CS1=32MB, CS2=32MB, CS3=32MB */
  293. reg |= 0x249;
  294. break;
  295. default:
  296. printf("Unknown chip select size: %d\n", cs_size);
  297. break;
  298. }
  299. writel(reg, &iomuxc_regs->gpr[1]);
  300. }
  301. #endif
  302. #if defined(CONFIG_MX7) || defined(CONFIG_MX8M)
  303. /*
  304. * OCOTP_TESTER3[9:8] (see Fusemap Description Table offset 0x440)
  305. * defines a 2-bit SPEED_GRADING
  306. */
  307. #define OCOTP_TESTER3_SPEED_SHIFT 8
  308. enum cpu_speed {
  309. OCOTP_TESTER3_SPEED_GRADE0,
  310. OCOTP_TESTER3_SPEED_GRADE1,
  311. OCOTP_TESTER3_SPEED_GRADE2,
  312. OCOTP_TESTER3_SPEED_GRADE3,
  313. };
  314. u32 get_cpu_speed_grade_hz(void)
  315. {
  316. struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
  317. struct fuse_bank *bank = &ocotp->bank[1];
  318. struct fuse_bank1_regs *fuse =
  319. (struct fuse_bank1_regs *)bank->fuse_regs;
  320. uint32_t val;
  321. val = readl(&fuse->tester3);
  322. val >>= OCOTP_TESTER3_SPEED_SHIFT;
  323. val &= 0x3;
  324. switch(val) {
  325. case OCOTP_TESTER3_SPEED_GRADE0:
  326. return 800000000;
  327. case OCOTP_TESTER3_SPEED_GRADE1:
  328. return is_mx7() ? 500000000 : 1000000000;
  329. case OCOTP_TESTER3_SPEED_GRADE2:
  330. return is_mx7() ? 1000000000 : 1300000000;
  331. case OCOTP_TESTER3_SPEED_GRADE3:
  332. return is_mx7() ? 1200000000 : 1500000000;
  333. }
  334. return 0;
  335. }
  336. /*
  337. * OCOTP_TESTER3[7:6] (see Fusemap Description Table offset 0x440)
  338. * defines a 2-bit SPEED_GRADING
  339. */
  340. #define OCOTP_TESTER3_TEMP_SHIFT 6
  341. u32 get_cpu_temp_grade(int *minc, int *maxc)
  342. {
  343. struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
  344. struct fuse_bank *bank = &ocotp->bank[1];
  345. struct fuse_bank1_regs *fuse =
  346. (struct fuse_bank1_regs *)bank->fuse_regs;
  347. uint32_t val;
  348. val = readl(&fuse->tester3);
  349. val >>= OCOTP_TESTER3_TEMP_SHIFT;
  350. val &= 0x3;
  351. if (minc && maxc) {
  352. if (val == TEMP_AUTOMOTIVE) {
  353. *minc = -40;
  354. *maxc = 125;
  355. } else if (val == TEMP_INDUSTRIAL) {
  356. *minc = -40;
  357. *maxc = 105;
  358. } else if (val == TEMP_EXTCOMMERCIAL) {
  359. *minc = -20;
  360. *maxc = 105;
  361. } else {
  362. *minc = 0;
  363. *maxc = 95;
  364. }
  365. }
  366. return val;
  367. }
  368. #endif
  369. #if defined(CONFIG_MX7) || defined(CONFIG_MX8M)
  370. enum boot_device get_boot_device(void)
  371. {
  372. struct bootrom_sw_info **p =
  373. (struct bootrom_sw_info **)(ulong)ROM_SW_INFO_ADDR;
  374. enum boot_device boot_dev = SD1_BOOT;
  375. u8 boot_type = (*p)->boot_dev_type;
  376. u8 boot_instance = (*p)->boot_dev_instance;
  377. switch (boot_type) {
  378. case BOOT_TYPE_SD:
  379. boot_dev = boot_instance + SD1_BOOT;
  380. break;
  381. case BOOT_TYPE_MMC:
  382. boot_dev = boot_instance + MMC1_BOOT;
  383. break;
  384. case BOOT_TYPE_NAND:
  385. boot_dev = NAND_BOOT;
  386. break;
  387. case BOOT_TYPE_QSPI:
  388. boot_dev = QSPI_BOOT;
  389. break;
  390. case BOOT_TYPE_WEIM:
  391. boot_dev = WEIM_NOR_BOOT;
  392. break;
  393. case BOOT_TYPE_SPINOR:
  394. boot_dev = SPI_NOR_BOOT;
  395. break;
  396. #ifdef CONFIG_MX8M
  397. case BOOT_TYPE_USB:
  398. boot_dev = USB_BOOT;
  399. break;
  400. #endif
  401. default:
  402. break;
  403. }
  404. return boot_dev;
  405. }
  406. #endif
  407. #ifdef CONFIG_NXP_BOARD_REVISION
  408. int nxp_board_rev(void)
  409. {
  410. /*
  411. * Get Board ID information from OCOTP_GP1[15:8]
  412. * RevA: 0x1
  413. * RevB: 0x2
  414. * RevC: 0x3
  415. */
  416. struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
  417. struct fuse_bank *bank = &ocotp->bank[4];
  418. struct fuse_bank4_regs *fuse =
  419. (struct fuse_bank4_regs *)bank->fuse_regs;
  420. return (readl(&fuse->gp1) >> 8 & 0x0F);
  421. }
  422. char nxp_board_rev_string(void)
  423. {
  424. const char *rev = "A";
  425. return (*rev + nxp_board_rev() - 1);
  426. }
  427. #endif