pixis.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477
  1. /*
  2. * Copyright 2006 Freescale Semiconductor
  3. * Jeff Brown
  4. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <command.h>
  26. #include <watchdog.h>
  27. #ifdef CONFIG_FSL_PIXIS
  28. #include <asm/cache.h>
  29. #include "pixis.h"
  30. static ulong strfractoint(uchar *strptr);
  31. /*
  32. * Simple board reset.
  33. */
  34. void pixis_reset(void)
  35. {
  36. out8(PIXIS_BASE + PIXIS_RST, 0);
  37. }
  38. /*
  39. * Per table 27, page 58 of MPC8641HPCN spec.
  40. */
  41. int set_px_sysclk(ulong sysclk)
  42. {
  43. u8 sysclk_s, sysclk_r, sysclk_v, vclkh, vclkl, sysclk_aux;
  44. switch (sysclk) {
  45. case 33:
  46. sysclk_s = 0x04;
  47. sysclk_r = 0x04;
  48. sysclk_v = 0x07;
  49. sysclk_aux = 0x00;
  50. break;
  51. case 40:
  52. sysclk_s = 0x01;
  53. sysclk_r = 0x1F;
  54. sysclk_v = 0x20;
  55. sysclk_aux = 0x01;
  56. break;
  57. case 50:
  58. sysclk_s = 0x01;
  59. sysclk_r = 0x1F;
  60. sysclk_v = 0x2A;
  61. sysclk_aux = 0x02;
  62. break;
  63. case 66:
  64. sysclk_s = 0x01;
  65. sysclk_r = 0x04;
  66. sysclk_v = 0x04;
  67. sysclk_aux = 0x03;
  68. break;
  69. case 83:
  70. sysclk_s = 0x01;
  71. sysclk_r = 0x1F;
  72. sysclk_v = 0x4B;
  73. sysclk_aux = 0x04;
  74. break;
  75. case 100:
  76. sysclk_s = 0x01;
  77. sysclk_r = 0x1F;
  78. sysclk_v = 0x5C;
  79. sysclk_aux = 0x05;
  80. break;
  81. case 134:
  82. sysclk_s = 0x06;
  83. sysclk_r = 0x1F;
  84. sysclk_v = 0x3B;
  85. sysclk_aux = 0x06;
  86. break;
  87. case 166:
  88. sysclk_s = 0x06;
  89. sysclk_r = 0x1F;
  90. sysclk_v = 0x4B;
  91. sysclk_aux = 0x07;
  92. break;
  93. default:
  94. printf("Unsupported SYSCLK frequency.\n");
  95. return 0;
  96. }
  97. vclkh = (sysclk_s << 5) | sysclk_r;
  98. vclkl = sysclk_v;
  99. out8(PIXIS_BASE + PIXIS_VCLKH, vclkh);
  100. out8(PIXIS_BASE + PIXIS_VCLKL, vclkl);
  101. out8(PIXIS_BASE + PIXIS_AUX, sysclk_aux);
  102. return 1;
  103. }
  104. int set_px_mpxpll(ulong mpxpll)
  105. {
  106. u8 tmp;
  107. u8 val;
  108. switch (mpxpll) {
  109. case 2:
  110. case 4:
  111. case 6:
  112. case 8:
  113. case 10:
  114. case 12:
  115. case 14:
  116. case 16:
  117. val = (u8) mpxpll;
  118. break;
  119. default:
  120. printf("Unsupported MPXPLL ratio.\n");
  121. return 0;
  122. }
  123. tmp = in8(PIXIS_BASE + PIXIS_VSPEED1);
  124. tmp = (tmp & 0xF0) | (val & 0x0F);
  125. out8(PIXIS_BASE + PIXIS_VSPEED1, tmp);
  126. return 1;
  127. }
  128. int set_px_corepll(ulong corepll)
  129. {
  130. u8 tmp;
  131. u8 val;
  132. switch ((int)corepll) {
  133. case 20:
  134. val = 0x08;
  135. break;
  136. case 25:
  137. val = 0x0C;
  138. break;
  139. case 30:
  140. val = 0x10;
  141. break;
  142. case 35:
  143. val = 0x1C;
  144. break;
  145. case 40:
  146. val = 0x14;
  147. break;
  148. case 45:
  149. val = 0x0E;
  150. break;
  151. default:
  152. printf("Unsupported COREPLL ratio.\n");
  153. return 0;
  154. }
  155. tmp = in8(PIXIS_BASE + PIXIS_VSPEED0);
  156. tmp = (tmp & 0xE0) | (val & 0x1F);
  157. out8(PIXIS_BASE + PIXIS_VSPEED0, tmp);
  158. return 1;
  159. }
  160. void read_from_px_regs(int set)
  161. {
  162. u8 mask = 0x1C;
  163. u8 tmp = in8(PIXIS_BASE + PIXIS_VCFGEN0);
  164. if (set)
  165. tmp = tmp | mask;
  166. else
  167. tmp = tmp & ~mask;
  168. out8(PIXIS_BASE + PIXIS_VCFGEN0, tmp);
  169. }
  170. void read_from_px_regs_altbank(int set)
  171. {
  172. u8 mask = 0x04;
  173. u8 tmp = in8(PIXIS_BASE + PIXIS_VCFGEN1);
  174. if (set)
  175. tmp = tmp | mask;
  176. else
  177. tmp = tmp & ~mask;
  178. out8(PIXIS_BASE + PIXIS_VCFGEN1, tmp);
  179. }
  180. #ifndef CFG_PIXIS_VBOOT_MASK
  181. #define CFG_PIXIS_VBOOT_MASK 0x40
  182. #endif
  183. void set_altbank(void)
  184. {
  185. u8 tmp;
  186. tmp = in8(PIXIS_BASE + PIXIS_VBOOT);
  187. tmp ^= CFG_PIXIS_VBOOT_MASK;
  188. out8(PIXIS_BASE + PIXIS_VBOOT, tmp);
  189. }
  190. void set_px_go(void)
  191. {
  192. u8 tmp;
  193. tmp = in8(PIXIS_BASE + PIXIS_VCTL);
  194. tmp = tmp & 0x1E;
  195. out8(PIXIS_BASE + PIXIS_VCTL, tmp);
  196. tmp = in8(PIXIS_BASE + PIXIS_VCTL);
  197. tmp = tmp | 0x01;
  198. out8(PIXIS_BASE + PIXIS_VCTL, tmp);
  199. }
  200. void set_px_go_with_watchdog(void)
  201. {
  202. u8 tmp;
  203. tmp = in8(PIXIS_BASE + PIXIS_VCTL);
  204. tmp = tmp & 0x1E;
  205. out8(PIXIS_BASE + PIXIS_VCTL, tmp);
  206. tmp = in8(PIXIS_BASE + PIXIS_VCTL);
  207. tmp = tmp | 0x09;
  208. out8(PIXIS_BASE + PIXIS_VCTL, tmp);
  209. }
  210. int pixis_disable_watchdog_cmd(cmd_tbl_t *cmdtp,
  211. int flag, int argc, char *argv[])
  212. {
  213. u8 tmp;
  214. tmp = in8(PIXIS_BASE + PIXIS_VCTL);
  215. tmp = tmp & 0x1E;
  216. out8(PIXIS_BASE + PIXIS_VCTL, tmp);
  217. /* setting VCTL[WDEN] to 0 to disable watch dog */
  218. tmp = in8(PIXIS_BASE + PIXIS_VCTL);
  219. tmp &= ~0x08;
  220. out8(PIXIS_BASE + PIXIS_VCTL, tmp);
  221. return 0;
  222. }
  223. U_BOOT_CMD(
  224. diswd, 1, 0, pixis_disable_watchdog_cmd,
  225. "diswd - Disable watchdog timer \n",
  226. NULL);
  227. /*
  228. * This function takes the non-integral cpu:mpx pll ratio
  229. * and converts it to an integer that can be used to assign
  230. * FPGA register values.
  231. * input: strptr i.e. argv[2]
  232. */
  233. static ulong strfractoint(uchar *strptr)
  234. {
  235. int i, j, retval;
  236. int mulconst;
  237. int intarr_len = 0, decarr_len = 0, no_dec = 0;
  238. ulong intval = 0, decval = 0;
  239. uchar intarr[3], decarr[3];
  240. /* Assign the integer part to intarr[]
  241. * If there is no decimal point i.e.
  242. * if the ratio is an integral value
  243. * simply create the intarr.
  244. */
  245. i = 0;
  246. while (strptr[i] != 46) {
  247. if (strptr[i] == 0) {
  248. no_dec = 1;
  249. break;
  250. }
  251. intarr[i] = strptr[i];
  252. i++;
  253. }
  254. /* Assign length of integer part to intarr_len. */
  255. intarr_len = i;
  256. intarr[i] = '\0';
  257. if (no_dec) {
  258. /* Currently needed only for single digit corepll ratios */
  259. mulconst = 10;
  260. decval = 0;
  261. } else {
  262. j = 0;
  263. i++; /* Skipping the decimal point */
  264. while ((strptr[i] > 47) && (strptr[i] < 58)) {
  265. decarr[j] = strptr[i];
  266. i++;
  267. j++;
  268. }
  269. decarr_len = j;
  270. decarr[j] = '\0';
  271. mulconst = 1;
  272. for (i = 0; i < decarr_len; i++)
  273. mulconst *= 10;
  274. decval = simple_strtoul((char *)decarr, NULL, 10);
  275. }
  276. intval = simple_strtoul((char *)intarr, NULL, 10);
  277. intval = intval * mulconst;
  278. retval = intval + decval;
  279. return retval;
  280. }
  281. int
  282. pixis_reset_cmd(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  283. {
  284. ulong val;
  285. ulong corepll;
  286. /*
  287. * No args is a simple reset request.
  288. */
  289. if (argc <= 1) {
  290. pixis_reset();
  291. /* not reached */
  292. }
  293. if (strcmp(argv[1], "cf") == 0) {
  294. /*
  295. * Reset with frequency changed:
  296. * cf <SYSCLK freq> <COREPLL ratio> <MPXPLL ratio>
  297. */
  298. if (argc < 5) {
  299. puts(cmdtp->usage);
  300. return 1;
  301. }
  302. read_from_px_regs(0);
  303. val = set_px_sysclk(simple_strtoul(argv[2], NULL, 10));
  304. corepll = strfractoint((uchar *)argv[3]);
  305. val = val + set_px_corepll(corepll);
  306. val = val + set_px_mpxpll(simple_strtoul(argv[4], NULL, 10));
  307. if (val == 3) {
  308. puts("Setting registers VCFGEN0 and VCTL\n");
  309. read_from_px_regs(1);
  310. puts("Resetting board with values from ");
  311. puts("VSPEED0, VSPEED1, VCLKH, and VCLKL \n");
  312. set_px_go();
  313. } else {
  314. puts(cmdtp->usage);
  315. return 1;
  316. }
  317. while (1) ; /* Not reached */
  318. } else if (strcmp(argv[1], "altbank") == 0) {
  319. /*
  320. * Reset using alternate flash bank:
  321. */
  322. if (argv[2] == 0) {
  323. /*
  324. * Reset from alternate bank without changing
  325. * frequency and without watchdog timer enabled.
  326. * altbank
  327. */
  328. read_from_px_regs(0);
  329. read_from_px_regs_altbank(0);
  330. if (argc > 2) {
  331. puts(cmdtp->usage);
  332. return 1;
  333. }
  334. puts("Setting registers VCFGNE1, VBOOT, and VCTL\n");
  335. set_altbank();
  336. read_from_px_regs_altbank(1);
  337. puts("Resetting board to boot from the other bank.\n");
  338. set_px_go();
  339. } else if (strcmp(argv[2], "cf") == 0) {
  340. /*
  341. * Reset with frequency changed
  342. * altbank cf <SYSCLK freq> <COREPLL ratio>
  343. * <MPXPLL ratio>
  344. */
  345. read_from_px_regs(0);
  346. read_from_px_regs_altbank(0);
  347. val = set_px_sysclk(simple_strtoul(argv[3], NULL, 10));
  348. corepll = strfractoint((uchar *)argv[4]);
  349. val = val + set_px_corepll(corepll);
  350. val = val + set_px_mpxpll(simple_strtoul(argv[5],
  351. NULL, 10));
  352. if (val == 3) {
  353. puts("Setting registers VCFGEN0, VCFGEN1, VBOOT, and VCTL\n");
  354. set_altbank();
  355. read_from_px_regs(1);
  356. read_from_px_regs_altbank(1);
  357. puts("Enabling watchdog timer on the FPGA\n");
  358. puts("Resetting board with values from ");
  359. puts("VSPEED0, VSPEED1, VCLKH and VCLKL ");
  360. puts("to boot from the other bank.\n");
  361. set_px_go_with_watchdog();
  362. } else {
  363. puts(cmdtp->usage);
  364. return 1;
  365. }
  366. while (1) ; /* Not reached */
  367. } else if (strcmp(argv[2], "wd") == 0) {
  368. /*
  369. * Reset from alternate bank without changing
  370. * frequencies but with watchdog timer enabled:
  371. * altbank wd
  372. */
  373. read_from_px_regs(0);
  374. read_from_px_regs_altbank(0);
  375. puts("Setting registers VCFGEN1, VBOOT, and VCTL\n");
  376. set_altbank();
  377. read_from_px_regs_altbank(1);
  378. puts("Enabling watchdog timer on the FPGA\n");
  379. puts("Resetting board to boot from the other bank.\n");
  380. set_px_go_with_watchdog();
  381. while (1) ; /* Not reached */
  382. } else {
  383. puts(cmdtp->usage);
  384. return 1;
  385. }
  386. } else {
  387. puts(cmdtp->usage);
  388. return 1;
  389. }
  390. return 0;
  391. }
  392. U_BOOT_CMD(
  393. pixis_reset, CFG_MAXARGS, 1, pixis_reset_cmd,
  394. "pixis_reset - Reset the board using the FPGA sequencer\n",
  395. " pixis_reset\n"
  396. " pixis_reset [altbank]\n"
  397. " pixis_reset altbank wd\n"
  398. " pixis_reset altbank cf <SYSCLK freq> <COREPLL ratio> <MPXPLL ratio>\n"
  399. " pixis_reset cf <SYSCLK freq> <COREPLL ratio> <MPXPLL ratio>\n"
  400. );
  401. #endif /* CONFIG_FSL_PIXIS */