atmel_nand_ecc.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153
  1. /*
  2. * Error Corrected Code Controller (ECC) - System peripherals regsters.
  3. * Based on AT91SAM9260 datasheet revision B.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef ATMEL_NAND_ECC_H
  8. #define ATMEL_NAND_ECC_H
  9. #define ATMEL_ECC_CR 0x00 /* Control register */
  10. #define ATMEL_ECC_RST (1 << 0) /* Reset parity */
  11. #define ATMEL_ECC_MR 0x04 /* Mode register */
  12. #define ATMEL_ECC_PAGESIZE (3 << 0) /* Page Size */
  13. #define ATMEL_ECC_PAGESIZE_528 (0)
  14. #define ATMEL_ECC_PAGESIZE_1056 (1)
  15. #define ATMEL_ECC_PAGESIZE_2112 (2)
  16. #define ATMEL_ECC_PAGESIZE_4224 (3)
  17. #define ATMEL_ECC_SR 0x08 /* Status register */
  18. #define ATMEL_ECC_RECERR (1 << 0) /* Recoverable Error */
  19. #define ATMEL_ECC_ECCERR (1 << 1) /* ECC Single Bit Error */
  20. #define ATMEL_ECC_MULERR (1 << 2) /* Multiple Errors */
  21. #define ATMEL_ECC_PR 0x0c /* Parity register */
  22. #define ATMEL_ECC_BITADDR (0xf << 0) /* Bit Error Address */
  23. #define ATMEL_ECC_WORDADDR (0xfff << 4) /* Word Error Address */
  24. #define ATMEL_ECC_NPR 0x10 /* NParity register */
  25. #define ATMEL_ECC_NPARITY (0xffff << 0) /* NParity */
  26. /* Register access macros for PMECC */
  27. #define pmecc_readl(addr, reg) \
  28. readl(&addr->reg)
  29. #define pmecc_readb(addr, reg) \
  30. readb(&addr->reg)
  31. #define pmecc_writel(addr, reg, value) \
  32. writel((value), &addr->reg)
  33. /* PMECC Register Definitions */
  34. #define PMECC_MAX_SECTOR_NUM 8
  35. struct pmecc_regs {
  36. u32 cfg; /* 0x00 PMECC Configuration Register */
  37. u32 sarea; /* 0x04 PMECC Spare Area Size Register */
  38. u32 saddr; /* 0x08 PMECC Start Address Register */
  39. u32 eaddr; /* 0x0C PMECC End Address Register */
  40. u32 clk; /* 0x10 PMECC Clock Control Register */
  41. u32 ctrl; /* 0x14 PMECC Control Register */
  42. u32 sr; /* 0x18 PMECC Status Register */
  43. u32 ier; /* 0x1C PMECC Interrupt Enable Register */
  44. u32 idr; /* 0x20 PMECC Interrupt Disable Register */
  45. u32 imr; /* 0x24 PMECC Interrupt Mask Register */
  46. u32 isr; /* 0x28 PMECC Interrupt Status Register */
  47. u32 reserved0[5]; /* 0x2C-0x3C Reserved */
  48. /* 0x40 + sector_num * (0x40), Redundancy Registers */
  49. struct {
  50. u8 ecc[44]; /* PMECC Generated Redundancy Byte Per Sector */
  51. u32 reserved1[5];
  52. } ecc_port[PMECC_MAX_SECTOR_NUM];
  53. /* 0x240 + sector_num * (0x40) Remainder Registers */
  54. struct {
  55. u32 rem[12];
  56. u32 reserved2[4];
  57. } rem_port[PMECC_MAX_SECTOR_NUM];
  58. u32 reserved3[16]; /* 0x440-0x47C Reserved */
  59. };
  60. /* For PMECC Configuration Register */
  61. #define PMECC_CFG_BCH_ERR2 (0 << 0)
  62. #define PMECC_CFG_BCH_ERR4 (1 << 0)
  63. #define PMECC_CFG_BCH_ERR8 (2 << 0)
  64. #define PMECC_CFG_BCH_ERR12 (3 << 0)
  65. #define PMECC_CFG_BCH_ERR24 (4 << 0)
  66. #define PMECC_CFG_SECTOR512 (0 << 4)
  67. #define PMECC_CFG_SECTOR1024 (1 << 4)
  68. #define PMECC_CFG_PAGE_1SECTOR (0 << 8)
  69. #define PMECC_CFG_PAGE_2SECTORS (1 << 8)
  70. #define PMECC_CFG_PAGE_4SECTORS (2 << 8)
  71. #define PMECC_CFG_PAGE_8SECTORS (3 << 8)
  72. #define PMECC_CFG_READ_OP (0 << 12)
  73. #define PMECC_CFG_WRITE_OP (1 << 12)
  74. #define PMECC_CFG_SPARE_ENABLE (1 << 16)
  75. #define PMECC_CFG_SPARE_DISABLE (0 << 16)
  76. #define PMECC_CFG_AUTO_ENABLE (1 << 20)
  77. #define PMECC_CFG_AUTO_DISABLE (0 << 20)
  78. /* For PMECC Clock Control Register */
  79. #define PMECC_CLK_133MHZ (2 << 0)
  80. /* For PMECC Control Register */
  81. #define PMECC_CTRL_RST (1 << 0)
  82. #define PMECC_CTRL_DATA (1 << 1)
  83. #define PMECC_CTRL_USER (1 << 2)
  84. #define PMECC_CTRL_ENABLE (1 << 4)
  85. #define PMECC_CTRL_DISABLE (1 << 5)
  86. /* For PMECC Status Register */
  87. #define PMECC_SR_BUSY (1 << 0)
  88. #define PMECC_SR_ENABLE (1 << 4)
  89. /* PMERRLOC Register Definitions */
  90. struct pmecc_errloc_regs {
  91. u32 elcfg; /* 0x00 Error Location Configuration Register */
  92. u32 elprim; /* 0x04 Error Location Primitive Register */
  93. u32 elen; /* 0x08 Error Location Enable Register */
  94. u32 eldis; /* 0x0C Error Location Disable Register */
  95. u32 elsr; /* 0x10 Error Location Status Register */
  96. u32 elier; /* 0x14 Error Location Interrupt Enable Register */
  97. u32 elidr; /* 0x08 Error Location Interrupt Disable Register */
  98. u32 elimr; /* 0x0C Error Location Interrupt Mask Register */
  99. u32 elisr; /* 0x20 Error Location Interrupt Status Register */
  100. u32 reserved0; /* 0x24 Reserved */
  101. u32 sigma[25]; /* 0x28-0x88 Error Location Sigma Registers */
  102. u32 el[24]; /* 0x8C-0xE8 Error Location Registers */
  103. u32 reserved1[5]; /* 0xEC-0xFC Reserved */
  104. };
  105. /* For Error Location Configuration Register */
  106. #define PMERRLOC_ELCFG_SECTOR_512 (0 << 0)
  107. #define PMERRLOC_ELCFG_SECTOR_1024 (1 << 0)
  108. #define PMERRLOC_ELCFG_NUM_ERRORS(n) ((n) << 16)
  109. /* For Error Location Disable Register */
  110. #define PMERRLOC_DISABLE (1 << 0)
  111. /* For Error Location Interrupt Status Register */
  112. #define PMERRLOC_ERR_NUM_MASK (0x1f << 8)
  113. #define PMERRLOC_CALC_DONE (1 << 0)
  114. /* Galois field dimension */
  115. #define PMECC_GF_DIMENSION_13 13
  116. #define PMECC_GF_DIMENSION_14 14
  117. /* Primitive Polynomial used by PMECC */
  118. #define PMECC_GF_13_PRIMITIVE_POLY 0x201b
  119. #define PMECC_GF_14_PRIMITIVE_POLY 0x4443
  120. #define PMECC_INDEX_TABLE_SIZE_512 0x2000
  121. #define PMECC_INDEX_TABLE_SIZE_1024 0x4000
  122. #define PMECC_MAX_TIMEOUT_US (100 * 1000)
  123. #endif