TQM834x.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495
  1. /*
  2. * (C) Copyright 2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. /*
  8. * TQM8349 board configuration file
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. /*
  13. * High Level Configuration Options
  14. */
  15. #define CONFIG_E300 1 /* E300 Family */
  16. #define CONFIG_MPC834x 1 /* MPC834x specific */
  17. #define CONFIG_MPC8349 1 /* MPC8349 specific */
  18. #define CONFIG_SYS_TEXT_BASE 0x80000000
  19. /* IMMR Base Address Register, use Freescale default: 0xff400000 */
  20. #define CONFIG_SYS_IMMR 0xff400000
  21. /* System clock. Primary input clock when in PCI host mode */
  22. #define CONFIG_83XX_CLKIN 66666000 /* 66,666 MHz */
  23. /*
  24. * Local Bus LCRR
  25. * LCRR: DLL bypass, Clock divider is 8
  26. *
  27. * for CSB = 266 MHz it gives LCB clock frequency = 33 MHz
  28. *
  29. * External Local Bus rate is
  30. * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
  31. */
  32. #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
  33. #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
  34. /* board pre init: do not call, nothing to do */
  35. /* detect the number of flash banks */
  36. #define CONFIG_BOARD_EARLY_INIT_R
  37. /*
  38. * DDR Setup
  39. */
  40. /* DDR is system memory*/
  41. #define CONFIG_SYS_DDR_BASE 0x00000000
  42. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  43. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  44. #define DDR_CASLAT_25 /* CASLAT set to 2.5 */
  45. #undef CONFIG_DDR_ECC /* only for ECC DDR module */
  46. #undef CONFIG_SPD_EEPROM /* do not use SPD EEPROM for DDR setup */
  47. #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
  48. #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
  49. #define CONFIG_SYS_MEMTEST_END 0x00100000
  50. /*
  51. * FLASH on the Local Bus
  52. */
  53. #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
  54. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  55. #undef CONFIG_SYS_FLASH_CHECKSUM
  56. #define CONFIG_SYS_FLASH_BASE 0x80000000 /* start of FLASH */
  57. #define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size in MB */
  58. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sectors */
  59. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  60. /*
  61. * FLASH bank number detection
  62. */
  63. /*
  64. * When CONFIG_SYS_MAX_FLASH_BANKS_DETECT is defined, the actual number of
  65. * Flash banks has to be determined at runtime and stored in a gloabl variable
  66. * tqm834x_num_flash_banks. The value of CONFIG_SYS_MAX_FLASH_BANKS_DETECT is
  67. * only used instead of CONFIG_SYS_MAX_FLASH_BANKS to allocate the array
  68. * flash_info, and should be made sufficiently large to accomodate the number
  69. * of banks that might actually be detected. Since most (all?) Flash related
  70. * functions use CONFIG_SYS_MAX_FLASH_BANKS as the number of actual banks on
  71. * the board, it is defined as tqm834x_num_flash_banks.
  72. */
  73. #define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 2
  74. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max sectors per device */
  75. /* 32 bit device at 0x80000000 via GPCM (0x8000_1801) */
  76. #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BR_BA) \
  77. | BR_MS_GPCM \
  78. | BR_PS_32 \
  79. | BR_V)
  80. /* FLASH timing (0x0000_0c54) */
  81. #define CONFIG_SYS_OR_TIMING_FLASH (OR_GPCM_CSNT \
  82. | OR_GPCM_ACS_DIV4 \
  83. | OR_GPCM_SCY_5 \
  84. | OR_GPCM_TRLX)
  85. #define CONFIG_SYS_PRELIM_OR_AM OR_AM_1GB /* OR addr mask: 1 GiB */
  86. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM \
  87. | CONFIG_SYS_OR_TIMING_FLASH)
  88. #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_1GB)
  89. /* Window base at flash base */
  90. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
  91. /* disable remaining mappings */
  92. #define CONFIG_SYS_BR1_PRELIM 0x00000000
  93. #define CONFIG_SYS_OR1_PRELIM 0x00000000
  94. #define CONFIG_SYS_LBLAWBAR1_PRELIM 0x00000000
  95. #define CONFIG_SYS_LBLAWAR1_PRELIM 0x00000000
  96. #define CONFIG_SYS_BR2_PRELIM 0x00000000
  97. #define CONFIG_SYS_OR2_PRELIM 0x00000000
  98. #define CONFIG_SYS_LBLAWBAR2_PRELIM 0x00000000
  99. #define CONFIG_SYS_LBLAWAR2_PRELIM 0x00000000
  100. #define CONFIG_SYS_BR3_PRELIM 0x00000000
  101. #define CONFIG_SYS_OR3_PRELIM 0x00000000
  102. #define CONFIG_SYS_LBLAWBAR3_PRELIM 0x00000000
  103. #define CONFIG_SYS_LBLAWAR3_PRELIM 0x00000000
  104. /*
  105. * Monitor config
  106. */
  107. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  108. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  109. # define CONFIG_SYS_RAMBOOT
  110. #else
  111. # undef CONFIG_SYS_RAMBOOT
  112. #endif
  113. #define CONFIG_SYS_INIT_RAM_LOCK 1
  114. #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000 /* Initial RAM address */
  115. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
  116. #define CONFIG_SYS_GBL_DATA_OFFSET \
  117. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  118. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  119. /* Reserve 384 kB = 3 sect. for Mon */
  120. #define CONFIG_SYS_MONITOR_LEN (384 * 1024)
  121. /* Reserve 512 kB for malloc */
  122. #define CONFIG_SYS_MALLOC_LEN (512 * 1024)
  123. /*
  124. * Serial Port
  125. */
  126. #define CONFIG_CONS_INDEX 1
  127. #define CONFIG_SYS_NS16550_SERIAL
  128. #define CONFIG_SYS_NS16550_REG_SIZE 1
  129. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  130. #define CONFIG_SYS_BAUDRATE_TABLE \
  131. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  132. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
  133. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
  134. /*
  135. * I2C
  136. */
  137. #define CONFIG_SYS_I2C
  138. #define CONFIG_SYS_I2C_FSL
  139. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  140. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  141. #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
  142. /* I2C EEPROM, configuration for onboard EEPROMs 24C256 and 24C32 */
  143. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  144. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16 bit */
  145. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 32 bytes/write */
  146. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 12 /* 10ms +/- 20% */
  147. /* I2C RTC */
  148. #define CONFIG_RTC_DS1337 /* use ds1337 rtc via i2c */
  149. #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  150. /*
  151. * TSEC
  152. */
  153. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  154. #define CONFIG_MII
  155. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  156. #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
  157. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  158. #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET)
  159. #if defined(CONFIG_TSEC_ENET)
  160. #define CONFIG_TSEC1 1
  161. #define CONFIG_TSEC1_NAME "TSEC0"
  162. #define CONFIG_TSEC2 1
  163. #define CONFIG_TSEC2_NAME "TSEC1"
  164. #define TSEC1_PHY_ADDR 2
  165. #define TSEC2_PHY_ADDR 1
  166. #define TSEC1_PHYIDX 0
  167. #define TSEC2_PHYIDX 0
  168. #define TSEC1_FLAGS TSEC_GIGABIT
  169. #define TSEC2_FLAGS TSEC_GIGABIT
  170. /* Options are: TSEC[0-1] */
  171. #define CONFIG_ETHPRIME "TSEC0"
  172. #endif /* CONFIG_TSEC_ENET */
  173. #if defined(CONFIG_PCI)
  174. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  175. /* PCI1 host bridge */
  176. #define CONFIG_SYS_PCI1_MEM_BASE 0x90000000
  177. #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
  178. #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
  179. #define CONFIG_SYS_PCI1_MMIO_BASE \
  180. (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
  181. #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
  182. #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
  183. #define CONFIG_SYS_PCI1_IO_BASE 0xe2000000
  184. #define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
  185. #define CONFIG_SYS_PCI1_IO_SIZE 0x1000000 /* 16M */
  186. #undef CONFIG_EEPRO100
  187. #define CONFIG_EEPRO100
  188. #undef CONFIG_TULIP
  189. #if !defined(CONFIG_PCI_PNP)
  190. #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BASE
  191. #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_MEM_BASE
  192. #define PCI_IDSEL_NUMBER 0x1c /* slot0 (IDSEL) = 28 */
  193. #endif
  194. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  195. #endif /* CONFIG_PCI */
  196. /*
  197. * Environment
  198. */
  199. #define CONFIG_ENV_ADDR \
  200. (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  201. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) for env */
  202. #define CONFIG_ENV_SIZE 0x8000 /* 32K max size */
  203. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  204. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  205. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  206. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  207. /*
  208. * BOOTP options
  209. */
  210. #define CONFIG_BOOTP_BOOTFILESIZE
  211. #define CONFIG_BOOTP_BOOTPATH
  212. #define CONFIG_BOOTP_GATEWAY
  213. #define CONFIG_BOOTP_HOSTNAME
  214. /*
  215. * Miscellaneous configurable options
  216. */
  217. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  218. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  219. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  220. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  221. #undef CONFIG_WATCHDOG /* watchdog disabled */
  222. /*
  223. * For booting Linux, the board info and command line data
  224. * have to be in the first 256 MB of memory, since this is
  225. * the maximum mapped by the Linux kernel during initialization.
  226. */
  227. /* Initial Memory map for Linux */
  228. #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
  229. #define CONFIG_SYS_HRCW_LOW (\
  230. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  231. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  232. HRCWL_CSB_TO_CLKIN_4X1 |\
  233. HRCWL_VCO_1X2 |\
  234. HRCWL_CORE_TO_CSB_2X1)
  235. #if defined(PCI_64BIT)
  236. #define CONFIG_SYS_HRCW_HIGH (\
  237. HRCWH_PCI_HOST |\
  238. HRCWH_64_BIT_PCI |\
  239. HRCWH_PCI1_ARBITER_ENABLE |\
  240. HRCWH_PCI2_ARBITER_DISABLE |\
  241. HRCWH_CORE_ENABLE |\
  242. HRCWH_FROM_0X00000100 |\
  243. HRCWH_BOOTSEQ_DISABLE |\
  244. HRCWH_SW_WATCHDOG_DISABLE |\
  245. HRCWH_ROM_LOC_LOCAL_16BIT |\
  246. HRCWH_TSEC1M_IN_GMII |\
  247. HRCWH_TSEC2M_IN_GMII)
  248. #else
  249. #define CONFIG_SYS_HRCW_HIGH (\
  250. HRCWH_PCI_HOST |\
  251. HRCWH_32_BIT_PCI |\
  252. HRCWH_PCI1_ARBITER_ENABLE |\
  253. HRCWH_PCI2_ARBITER_DISABLE |\
  254. HRCWH_CORE_ENABLE |\
  255. HRCWH_FROM_0X00000100 |\
  256. HRCWH_BOOTSEQ_DISABLE |\
  257. HRCWH_SW_WATCHDOG_DISABLE |\
  258. HRCWH_ROM_LOC_LOCAL_16BIT |\
  259. HRCWH_TSEC1M_IN_GMII |\
  260. HRCWH_TSEC2M_IN_GMII)
  261. #endif
  262. /* System IO Config */
  263. #define CONFIG_SYS_SICRH 0
  264. #define CONFIG_SYS_SICRL SICRL_LDP_A
  265. /* i-cache and d-cache disabled */
  266. #define CONFIG_SYS_HID0_INIT 0x000000000
  267. #define CONFIG_SYS_HID0_FINAL (CONFIG_SYS_HID0_INIT | \
  268. HID0_ENABLE_INSTRUCTION_CACHE)
  269. #define CONFIG_SYS_HID2 HID2_HBE
  270. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  271. /* DDR 0 - 512M */
  272. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
  273. | BATL_PP_RW \
  274. | BATL_MEMCOHERENCE)
  275. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
  276. | BATU_BL_256M \
  277. | BATU_VS \
  278. | BATU_VP)
  279. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_BASE + 0x10000000 \
  280. | BATL_PP_RW \
  281. | BATL_MEMCOHERENCE)
  282. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_BASE + 0x10000000 \
  283. | BATU_BL_256M \
  284. | BATU_VS \
  285. | BATU_VP)
  286. /* stack in DCACHE @ 512M (no backing mem) */
  287. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_INIT_RAM_ADDR \
  288. | BATL_PP_RW \
  289. | BATL_MEMCOHERENCE)
  290. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_INIT_RAM_ADDR \
  291. | BATU_BL_128K \
  292. | BATU_VS \
  293. | BATU_VP)
  294. /* PCI */
  295. #ifdef CONFIG_PCI
  296. #define CONFIG_PCI_INDIRECT_BRIDGE
  297. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI1_MEM_BASE \
  298. | BATL_PP_RW \
  299. | BATL_MEMCOHERENCE)
  300. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI1_MEM_BASE \
  301. | BATU_BL_256M \
  302. | BATU_VS \
  303. | BATU_VP)
  304. #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI1_MMIO_BASE \
  305. | BATL_PP_RW \
  306. | BATL_MEMCOHERENCE \
  307. | BATL_GUARDEDSTORAGE)
  308. #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI1_MMIO_BASE \
  309. | BATU_BL_256M \
  310. | BATU_VS \
  311. | BATU_VP)
  312. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI1_IO_BASE \
  313. | BATL_PP_RW \
  314. | BATL_CACHEINHIBIT \
  315. | BATL_GUARDEDSTORAGE)
  316. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI1_IO_BASE \
  317. | BATU_BL_16M \
  318. | BATU_VS \
  319. | BATU_VP)
  320. #else
  321. #define CONFIG_SYS_IBAT3L (0)
  322. #define CONFIG_SYS_IBAT3U (0)
  323. #define CONFIG_SYS_IBAT4L (0)
  324. #define CONFIG_SYS_IBAT4U (0)
  325. #define CONFIG_SYS_IBAT5L (0)
  326. #define CONFIG_SYS_IBAT5U (0)
  327. #endif
  328. /* IMMRBAR */
  329. #define CONFIG_SYS_IBAT6L (CONFIG_SYS_IMMR \
  330. | BATL_PP_RW \
  331. | BATL_CACHEINHIBIT \
  332. | BATL_GUARDEDSTORAGE)
  333. #define CONFIG_SYS_IBAT6U (CONFIG_SYS_IMMR \
  334. | BATU_BL_1M \
  335. | BATU_VS \
  336. | BATU_VP)
  337. /* FLASH */
  338. #define CONFIG_SYS_IBAT7L (CONFIG_SYS_FLASH_BASE \
  339. | BATL_PP_RW \
  340. | BATL_CACHEINHIBIT \
  341. | BATL_GUARDEDSTORAGE)
  342. #define CONFIG_SYS_IBAT7U (CONFIG_SYS_FLASH_BASE \
  343. | BATU_BL_256M \
  344. | BATU_VS \
  345. | BATU_VP)
  346. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  347. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  348. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  349. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  350. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  351. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  352. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  353. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  354. #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
  355. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  356. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  357. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  358. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  359. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  360. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  361. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  362. #if defined(CONFIG_CMD_KGDB)
  363. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  364. #endif
  365. /*
  366. * Environment Configuration
  367. */
  368. /* default location for tftp and bootm */
  369. #define CONFIG_LOADADDR 400000
  370. #define CONFIG_PREBOOT "echo;" \
  371. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  372. "echo"
  373. #define CONFIG_EXTRA_ENV_SETTINGS \
  374. "netdev=eth0\0" \
  375. "hostname=tqm834x\0" \
  376. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  377. "nfsroot=${serverip}:${rootpath}\0" \
  378. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  379. "addip=setenv bootargs ${bootargs} " \
  380. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  381. ":${hostname}:${netdev}:off panic=1\0" \
  382. "addcons=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0" \
  383. "flash_nfs_old=run nfsargs addip addcons;" \
  384. "bootm ${kernel_addr}\0" \
  385. "flash_nfs=run nfsargs addip addcons;" \
  386. "bootm ${kernel_addr} - ${fdt_addr}\0" \
  387. "flash_self_old=run ramargs addip addcons;" \
  388. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  389. "flash_self=run ramargs addip addcons;" \
  390. "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
  391. "net_nfs_old=tftp 400000 ${bootfile};" \
  392. "run nfsargs addip addcons;bootm\0" \
  393. "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
  394. "tftp ${fdt_addr_r} ${fdt_file}; " \
  395. "run nfsargs addip addcons; " \
  396. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  397. "rootpath=/opt/eldk/ppc_6xx\0" \
  398. "bootfile=tqm834x/uImage\0" \
  399. "fdtfile=tqm834x/tqm834x.dtb\0" \
  400. "kernel_addr_r=400000\0" \
  401. "fdt_addr_r=600000\0" \
  402. "ramdisk_addr_r=800000\0" \
  403. "kernel_addr=800C0000\0" \
  404. "fdt_addr=800A0000\0" \
  405. "ramdisk_addr=80300000\0" \
  406. "u-boot=tqm834x/u-boot.bin\0" \
  407. "load=tftp 200000 ${u-boot}\0" \
  408. "update=protect off 80000000 +${filesize};" \
  409. "era 80000000 +${filesize};" \
  410. "cp.b 200000 80000000 ${filesize}\0" \
  411. "upd=run load update\0" \
  412. ""
  413. #define CONFIG_BOOTCOMMAND "run flash_self"
  414. /*
  415. * JFFS2 partitions
  416. */
  417. /* mtdparts command line support */
  418. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  419. #define CONFIG_FLASH_CFI_MTD
  420. /* default mtd partition table */
  421. #endif /* __CONFIG_H */