cpu.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307
  1. /*
  2. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * CPU specific code for the MPC83xx family.
  24. *
  25. * Derived from the MPC8260 and MPC85xx.
  26. */
  27. #include <common.h>
  28. #include <watchdog.h>
  29. #include <command.h>
  30. #include <mpc83xx.h>
  31. #include <asm/processor.h>
  32. #include <libfdt.h>
  33. #include <tsec.h>
  34. #include <netdev.h>
  35. #include <fsl_esdhc.h>
  36. #ifdef CONFIG_BOOTCOUNT_LIMIT
  37. #include <asm/immap_qe.h>
  38. #include <asm/io.h>
  39. #endif
  40. DECLARE_GLOBAL_DATA_PTR;
  41. int checkcpu(void)
  42. {
  43. volatile immap_t *immr;
  44. ulong clock = gd->cpu_clk;
  45. u32 pvr = get_pvr();
  46. u32 spridr;
  47. char buf[32];
  48. int i;
  49. const struct cpu_type {
  50. char name[15];
  51. u32 partid;
  52. } cpu_type_list [] = {
  53. CPU_TYPE_ENTRY(8308),
  54. CPU_TYPE_ENTRY(8311),
  55. CPU_TYPE_ENTRY(8313),
  56. CPU_TYPE_ENTRY(8314),
  57. CPU_TYPE_ENTRY(8315),
  58. CPU_TYPE_ENTRY(8321),
  59. CPU_TYPE_ENTRY(8323),
  60. CPU_TYPE_ENTRY(8343),
  61. CPU_TYPE_ENTRY(8347_TBGA_),
  62. CPU_TYPE_ENTRY(8347_PBGA_),
  63. CPU_TYPE_ENTRY(8349),
  64. CPU_TYPE_ENTRY(8358_TBGA_),
  65. CPU_TYPE_ENTRY(8358_PBGA_),
  66. CPU_TYPE_ENTRY(8360),
  67. CPU_TYPE_ENTRY(8377),
  68. CPU_TYPE_ENTRY(8378),
  69. CPU_TYPE_ENTRY(8379),
  70. };
  71. immr = (immap_t *)CONFIG_SYS_IMMR;
  72. puts("CPU: ");
  73. switch (pvr & 0xffff0000) {
  74. case PVR_E300C1:
  75. printf("e300c1, ");
  76. break;
  77. case PVR_E300C2:
  78. printf("e300c2, ");
  79. break;
  80. case PVR_E300C3:
  81. printf("e300c3, ");
  82. break;
  83. case PVR_E300C4:
  84. printf("e300c4, ");
  85. break;
  86. default:
  87. printf("Unknown core, ");
  88. }
  89. spridr = immr->sysconf.spridr;
  90. for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++)
  91. if (cpu_type_list[i].partid == PARTID_NO_E(spridr)) {
  92. puts("MPC");
  93. puts(cpu_type_list[i].name);
  94. if (IS_E_PROCESSOR(spridr))
  95. puts("E");
  96. if ((SPR_FAMILY(spridr) == SPR_834X_FAMILY ||
  97. SPR_FAMILY(spridr) == SPR_836X_FAMILY) &&
  98. REVID_MAJOR(spridr) >= 2)
  99. puts("A");
  100. printf(", Rev: %d.%d", REVID_MAJOR(spridr),
  101. REVID_MINOR(spridr));
  102. break;
  103. }
  104. if (i == ARRAY_SIZE(cpu_type_list))
  105. printf("(SPRIDR %08x unknown), ", spridr);
  106. printf(" at %s MHz, ", strmhz(buf, clock));
  107. printf("CSB: %s MHz\n", strmhz(buf, gd->csb_clk));
  108. return 0;
  109. }
  110. /*
  111. * Program a UPM with the code supplied in the table.
  112. *
  113. * The 'dummy' variable is used to increment the MAD. 'dummy' is
  114. * supposed to be a pointer to the memory of the device being
  115. * programmed by the UPM. The data in the MDR is written into
  116. * memory and the MAD is incremented every time there's a write
  117. * to 'dummy'. Unfortunately, the current prototype for this
  118. * function doesn't allow for passing the address of this
  119. * device, and changing the prototype will break a number lots
  120. * of other code, so we need to use a round-about way of finding
  121. * the value for 'dummy'.
  122. *
  123. * The value can be extracted from the base address bits of the
  124. * Base Register (BR) associated with the specific UPM. To find
  125. * that BR, we need to scan all 8 BRs until we find the one that
  126. * has its MSEL bits matching the UPM we want. Once we know the
  127. * right BR, we can extract the base address bits from it.
  128. *
  129. * The MxMR and the BR and OR of the chosen bank should all be
  130. * configured before calling this function.
  131. *
  132. * Parameters:
  133. * upm: 0=UPMA, 1=UPMB, 2=UPMC
  134. * table: Pointer to an array of values to program
  135. * size: Number of elements in the array. Must be 64 or less.
  136. */
  137. void upmconfig (uint upm, uint *table, uint size)
  138. {
  139. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  140. volatile fsl_lbus_t *lbus = &immap->lbus;
  141. volatile uchar *dummy = NULL;
  142. const u32 msel = (upm + 4) << BR_MSEL_SHIFT; /* What the MSEL field in BRn should be */
  143. volatile u32 *mxmr = &lbus->mamr + upm; /* Pointer to mamr, mbmr, or mcmr */
  144. uint i;
  145. /* Scan all the banks to determine the base address of the device */
  146. for (i = 0; i < 8; i++) {
  147. if ((lbus->bank[i].br & BR_MSEL) == msel) {
  148. dummy = (uchar *) (lbus->bank[i].br & BR_BA);
  149. break;
  150. }
  151. }
  152. if (!dummy) {
  153. printf("Error: %s() could not find matching BR\n", __FUNCTION__);
  154. hang();
  155. }
  156. /* Set the OP field in the MxMR to "write" and the MAD field to 000000 */
  157. *mxmr = (*mxmr & 0xCFFFFFC0) | 0x10000000;
  158. for (i = 0; i < size; i++) {
  159. lbus->mdr = table[i];
  160. __asm__ __volatile__ ("sync");
  161. *dummy = 0; /* Write the value to memory and increment MAD */
  162. __asm__ __volatile__ ("sync");
  163. while(((*mxmr & 0x3f) != ((i + 1) & 0x3f)));
  164. }
  165. /* Set the OP field in the MxMR to "normal" and the MAD field to 000000 */
  166. *mxmr &= 0xCFFFFFC0;
  167. }
  168. int
  169. do_reset (cmd_tbl_t * cmdtp, int flag, int argc, char * const argv[])
  170. {
  171. ulong msr;
  172. #ifndef MPC83xx_RESET
  173. ulong addr;
  174. #endif
  175. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  176. puts("Resetting the board.\n");
  177. #ifdef MPC83xx_RESET
  178. /* Interrupts and MMU off */
  179. __asm__ __volatile__ ("mfmsr %0":"=r" (msr):);
  180. msr &= ~( MSR_EE | MSR_IR | MSR_DR);
  181. __asm__ __volatile__ ("mtmsr %0"::"r" (msr));
  182. /* enable Reset Control Reg */
  183. immap->reset.rpr = 0x52535445;
  184. __asm__ __volatile__ ("sync");
  185. __asm__ __volatile__ ("isync");
  186. /* confirm Reset Control Reg is enabled */
  187. while(!((immap->reset.rcer) & RCER_CRE));
  188. udelay(200);
  189. /* perform reset, only one bit */
  190. immap->reset.rcr = RCR_SWHR;
  191. #else /* ! MPC83xx_RESET */
  192. immap->reset.rmr = RMR_CSRE; /* Checkstop Reset enable */
  193. /* Interrupts and MMU off */
  194. __asm__ __volatile__ ("mfmsr %0":"=r" (msr):);
  195. msr &= ~(MSR_ME | MSR_EE | MSR_IR | MSR_DR);
  196. __asm__ __volatile__ ("mtmsr %0"::"r" (msr));
  197. /*
  198. * Trying to execute the next instruction at a non-existing address
  199. * should cause a machine check, resulting in reset
  200. */
  201. addr = CONFIG_SYS_RESET_ADDRESS;
  202. ((void (*)(void)) addr) ();
  203. #endif /* MPC83xx_RESET */
  204. return 1;
  205. }
  206. /*
  207. * Get timebase clock frequency (like cpu_clk in Hz)
  208. */
  209. unsigned long get_tbclk(void)
  210. {
  211. ulong tbclk;
  212. tbclk = (gd->bus_clk + 3L) / 4L;
  213. return tbclk;
  214. }
  215. #if defined(CONFIG_WATCHDOG)
  216. void watchdog_reset (void)
  217. {
  218. int re_enable = disable_interrupts();
  219. /* Reset the 83xx watchdog */
  220. volatile immap_t *immr = (immap_t *) CONFIG_SYS_IMMR;
  221. immr->wdt.swsrr = 0x556c;
  222. immr->wdt.swsrr = 0xaa39;
  223. if (re_enable)
  224. enable_interrupts ();
  225. }
  226. #endif
  227. /*
  228. * Initializes on-chip ethernet controllers.
  229. * to override, implement board_eth_init()
  230. */
  231. int cpu_eth_init(bd_t *bis)
  232. {
  233. #if defined(CONFIG_UEC_ETH)
  234. uec_standard_init(bis);
  235. #endif
  236. #if defined(CONFIG_TSEC_ENET)
  237. tsec_standard_init(bis);
  238. #endif
  239. return 0;
  240. }
  241. /*
  242. * Initializes on-chip MMC controllers.
  243. * to override, implement board_mmc_init()
  244. */
  245. int cpu_mmc_init(bd_t *bis)
  246. {
  247. #ifdef CONFIG_FSL_ESDHC
  248. return fsl_esdhc_mmc_init(bis);
  249. #else
  250. return 0;
  251. #endif
  252. }