tegra20-medcom-wide.dts 1.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990
  1. /dts-v1/;
  2. /include/ ARCH_CPU_DTS
  3. / {
  4. model = "Avionic Design Medcom-Wide";
  5. compatible = "ad,medcom-wide", "nvidia,tegra20";
  6. aliases {
  7. usb0 = "/usb@c5008000";
  8. };
  9. memory {
  10. reg = <0x00000000 0x20000000>;
  11. };
  12. clocks {
  13. clk_32k: clk_32k {
  14. clock-frequency = <32000>;
  15. };
  16. osc {
  17. clock-frequency = <12000000>;
  18. };
  19. };
  20. host1x {
  21. status = "okay";
  22. dc@54200000 {
  23. status = "okay";
  24. rgb {
  25. nvidia,panel = <&lcd_panel>;
  26. status = "okay";
  27. };
  28. };
  29. };
  30. clock@60006000 {
  31. clocks = <&clk_32k &osc>;
  32. };
  33. serial@70006300 {
  34. clock-frequency = <216000000>;
  35. };
  36. i2c@7000c000 {
  37. status = "disabled";
  38. };
  39. i2c@7000c400 {
  40. status = "disabled";
  41. };
  42. i2c@7000c500 {
  43. status = "disabled";
  44. };
  45. i2c@7000d000 {
  46. status = "disabled";
  47. };
  48. usb@c5000000 {
  49. status = "disabled";
  50. };
  51. usb@c5004000 {
  52. status = "disabled";
  53. };
  54. lcd_panel: panel {
  55. clock = <61715000>;
  56. xres = <1366>;
  57. yres = <768>;
  58. left-margin = <2>;
  59. right-margin = <47>;
  60. hsync-len = <136>;
  61. lower-margin = <21>;
  62. upper-margin = <11>;
  63. vsync-len = <4>;
  64. nvidia,bits-per-pixel = <16>;
  65. nvidia,pwm = <&pwm 0 500000>;
  66. nvidia,backlight-enable-gpios = <&gpio 13 0>; /* PB5 */
  67. nvidia,backlight-vdd-gpios = <&gpio 176 0>; /* PW0 */
  68. nvidia,lvds-shutdown-gpios = <&gpio 10 0>; /* PB2 */
  69. nvidia,panel-timings = <0 0 0 0>;
  70. };
  71. };