uec.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406
  1. /*
  2. * Copyright (C) 2006 Freescale Semiconductor, Inc.
  3. *
  4. * Dave Liu <daveliu@freescale.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #include "common.h"
  22. #include "net.h"
  23. #include "malloc.h"
  24. #include "asm/errno.h"
  25. #include "asm/io.h"
  26. #include "asm/immap_qe.h"
  27. #include "qe.h"
  28. #include "uccf.h"
  29. #include "uec.h"
  30. #include "uec_phy.h"
  31. #include "miiphy.h"
  32. #ifdef CONFIG_UEC_ETH1
  33. static uec_info_t eth1_uec_info = {
  34. .uf_info = {
  35. .ucc_num = CFG_UEC1_UCC_NUM,
  36. .rx_clock = CFG_UEC1_RX_CLK,
  37. .tx_clock = CFG_UEC1_TX_CLK,
  38. .eth_type = CFG_UEC1_ETH_TYPE,
  39. },
  40. #if (CFG_UEC1_ETH_TYPE == FAST_ETH)
  41. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  42. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  43. #else
  44. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  45. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  46. #endif
  47. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  48. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  49. .tx_bd_ring_len = 16,
  50. .rx_bd_ring_len = 16,
  51. .phy_address = CFG_UEC1_PHY_ADDR,
  52. .enet_interface = CFG_UEC1_INTERFACE_MODE,
  53. };
  54. #endif
  55. #ifdef CONFIG_UEC_ETH2
  56. static uec_info_t eth2_uec_info = {
  57. .uf_info = {
  58. .ucc_num = CFG_UEC2_UCC_NUM,
  59. .rx_clock = CFG_UEC2_RX_CLK,
  60. .tx_clock = CFG_UEC2_TX_CLK,
  61. .eth_type = CFG_UEC2_ETH_TYPE,
  62. },
  63. #if (CFG_UEC2_ETH_TYPE == FAST_ETH)
  64. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  65. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  66. #else
  67. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  68. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  69. #endif
  70. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  71. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  72. .tx_bd_ring_len = 16,
  73. .rx_bd_ring_len = 16,
  74. .phy_address = CFG_UEC2_PHY_ADDR,
  75. .enet_interface = CFG_UEC2_INTERFACE_MODE,
  76. };
  77. #endif
  78. #ifdef CONFIG_UEC_ETH3
  79. static uec_info_t eth3_uec_info = {
  80. .uf_info = {
  81. .ucc_num = CFG_UEC3_UCC_NUM,
  82. .rx_clock = CFG_UEC3_RX_CLK,
  83. .tx_clock = CFG_UEC3_TX_CLK,
  84. .eth_type = CFG_UEC3_ETH_TYPE,
  85. },
  86. #if (CFG_UEC3_ETH_TYPE == FAST_ETH)
  87. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  88. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  89. #else
  90. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  91. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  92. #endif
  93. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  94. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  95. .tx_bd_ring_len = 16,
  96. .rx_bd_ring_len = 16,
  97. .phy_address = CFG_UEC3_PHY_ADDR,
  98. .enet_interface = CFG_UEC3_INTERFACE_MODE,
  99. };
  100. #endif
  101. #ifdef CONFIG_UEC_ETH4
  102. static uec_info_t eth4_uec_info = {
  103. .uf_info = {
  104. .ucc_num = CFG_UEC4_UCC_NUM,
  105. .rx_clock = CFG_UEC4_RX_CLK,
  106. .tx_clock = CFG_UEC4_TX_CLK,
  107. .eth_type = CFG_UEC4_ETH_TYPE,
  108. },
  109. #if (CFG_UEC4_ETH_TYPE == FAST_ETH)
  110. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  111. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  112. #else
  113. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  114. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  115. #endif
  116. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  117. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  118. .tx_bd_ring_len = 16,
  119. .rx_bd_ring_len = 16,
  120. .phy_address = CFG_UEC4_PHY_ADDR,
  121. .enet_interface = CFG_UEC4_INTERFACE_MODE,
  122. };
  123. #endif
  124. #define MAXCONTROLLERS (4)
  125. static struct eth_device *devlist[MAXCONTROLLERS];
  126. u16 phy_read (struct uec_mii_info *mii_info, u16 regnum);
  127. void phy_write (struct uec_mii_info *mii_info, u16 regnum, u16 val);
  128. static int uec_mac_enable(uec_private_t *uec, comm_dir_e mode)
  129. {
  130. uec_t *uec_regs;
  131. u32 maccfg1;
  132. if (!uec) {
  133. printf("%s: uec not initial\n", __FUNCTION__);
  134. return -EINVAL;
  135. }
  136. uec_regs = uec->uec_regs;
  137. maccfg1 = in_be32(&uec_regs->maccfg1);
  138. if (mode & COMM_DIR_TX) {
  139. maccfg1 |= MACCFG1_ENABLE_TX;
  140. out_be32(&uec_regs->maccfg1, maccfg1);
  141. uec->mac_tx_enabled = 1;
  142. }
  143. if (mode & COMM_DIR_RX) {
  144. maccfg1 |= MACCFG1_ENABLE_RX;
  145. out_be32(&uec_regs->maccfg1, maccfg1);
  146. uec->mac_rx_enabled = 1;
  147. }
  148. return 0;
  149. }
  150. static int uec_mac_disable(uec_private_t *uec, comm_dir_e mode)
  151. {
  152. uec_t *uec_regs;
  153. u32 maccfg1;
  154. if (!uec) {
  155. printf("%s: uec not initial\n", __FUNCTION__);
  156. return -EINVAL;
  157. }
  158. uec_regs = uec->uec_regs;
  159. maccfg1 = in_be32(&uec_regs->maccfg1);
  160. if (mode & COMM_DIR_TX) {
  161. maccfg1 &= ~MACCFG1_ENABLE_TX;
  162. out_be32(&uec_regs->maccfg1, maccfg1);
  163. uec->mac_tx_enabled = 0;
  164. }
  165. if (mode & COMM_DIR_RX) {
  166. maccfg1 &= ~MACCFG1_ENABLE_RX;
  167. out_be32(&uec_regs->maccfg1, maccfg1);
  168. uec->mac_rx_enabled = 0;
  169. }
  170. return 0;
  171. }
  172. static int uec_graceful_stop_tx(uec_private_t *uec)
  173. {
  174. ucc_fast_t *uf_regs;
  175. u32 cecr_subblock;
  176. u32 ucce;
  177. if (!uec || !uec->uccf) {
  178. printf("%s: No handle passed.\n", __FUNCTION__);
  179. return -EINVAL;
  180. }
  181. uf_regs = uec->uccf->uf_regs;
  182. /* Clear the grace stop event */
  183. out_be32(&uf_regs->ucce, UCCE_GRA);
  184. /* Issue host command */
  185. cecr_subblock =
  186. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  187. qe_issue_cmd(QE_GRACEFUL_STOP_TX, cecr_subblock,
  188. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  189. /* Wait for command to complete */
  190. do {
  191. ucce = in_be32(&uf_regs->ucce);
  192. } while (! (ucce & UCCE_GRA));
  193. uec->grace_stopped_tx = 1;
  194. return 0;
  195. }
  196. static int uec_graceful_stop_rx(uec_private_t *uec)
  197. {
  198. u32 cecr_subblock;
  199. u8 ack;
  200. if (!uec) {
  201. printf("%s: No handle passed.\n", __FUNCTION__);
  202. return -EINVAL;
  203. }
  204. if (!uec->p_rx_glbl_pram) {
  205. printf("%s: No init rx global parameter\n", __FUNCTION__);
  206. return -EINVAL;
  207. }
  208. /* Clear acknowledge bit */
  209. ack = uec->p_rx_glbl_pram->rxgstpack;
  210. ack &= ~GRACEFUL_STOP_ACKNOWLEDGE_RX;
  211. uec->p_rx_glbl_pram->rxgstpack = ack;
  212. /* Keep issuing cmd and checking ack bit until it is asserted */
  213. do {
  214. /* Issue host command */
  215. cecr_subblock =
  216. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  217. qe_issue_cmd(QE_GRACEFUL_STOP_RX, cecr_subblock,
  218. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  219. ack = uec->p_rx_glbl_pram->rxgstpack;
  220. } while (! (ack & GRACEFUL_STOP_ACKNOWLEDGE_RX ));
  221. uec->grace_stopped_rx = 1;
  222. return 0;
  223. }
  224. static int uec_restart_tx(uec_private_t *uec)
  225. {
  226. u32 cecr_subblock;
  227. if (!uec || !uec->uec_info) {
  228. printf("%s: No handle passed.\n", __FUNCTION__);
  229. return -EINVAL;
  230. }
  231. cecr_subblock =
  232. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  233. qe_issue_cmd(QE_RESTART_TX, cecr_subblock,
  234. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  235. uec->grace_stopped_tx = 0;
  236. return 0;
  237. }
  238. static int uec_restart_rx(uec_private_t *uec)
  239. {
  240. u32 cecr_subblock;
  241. if (!uec || !uec->uec_info) {
  242. printf("%s: No handle passed.\n", __FUNCTION__);
  243. return -EINVAL;
  244. }
  245. cecr_subblock =
  246. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  247. qe_issue_cmd(QE_RESTART_RX, cecr_subblock,
  248. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  249. uec->grace_stopped_rx = 0;
  250. return 0;
  251. }
  252. static int uec_open(uec_private_t *uec, comm_dir_e mode)
  253. {
  254. ucc_fast_private_t *uccf;
  255. if (!uec || !uec->uccf) {
  256. printf("%s: No handle passed.\n", __FUNCTION__);
  257. return -EINVAL;
  258. }
  259. uccf = uec->uccf;
  260. /* check if the UCC number is in range. */
  261. if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) {
  262. printf("%s: ucc_num out of range.\n", __FUNCTION__);
  263. return -EINVAL;
  264. }
  265. /* Enable MAC */
  266. uec_mac_enable(uec, mode);
  267. /* Enable UCC fast */
  268. ucc_fast_enable(uccf, mode);
  269. /* RISC microcode start */
  270. if ((mode & COMM_DIR_TX) && uec->grace_stopped_tx) {
  271. uec_restart_tx(uec);
  272. }
  273. if ((mode & COMM_DIR_RX) && uec->grace_stopped_rx) {
  274. uec_restart_rx(uec);
  275. }
  276. return 0;
  277. }
  278. static int uec_stop(uec_private_t *uec, comm_dir_e mode)
  279. {
  280. ucc_fast_private_t *uccf;
  281. if (!uec || !uec->uccf) {
  282. printf("%s: No handle passed.\n", __FUNCTION__);
  283. return -EINVAL;
  284. }
  285. uccf = uec->uccf;
  286. /* check if the UCC number is in range. */
  287. if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) {
  288. printf("%s: ucc_num out of range.\n", __FUNCTION__);
  289. return -EINVAL;
  290. }
  291. /* Stop any transmissions */
  292. if ((mode & COMM_DIR_TX) && !uec->grace_stopped_tx) {
  293. uec_graceful_stop_tx(uec);
  294. }
  295. /* Stop any receptions */
  296. if ((mode & COMM_DIR_RX) && !uec->grace_stopped_rx) {
  297. uec_graceful_stop_rx(uec);
  298. }
  299. /* Disable the UCC fast */
  300. ucc_fast_disable(uec->uccf, mode);
  301. /* Disable the MAC */
  302. uec_mac_disable(uec, mode);
  303. return 0;
  304. }
  305. static int uec_set_mac_duplex(uec_private_t *uec, int duplex)
  306. {
  307. uec_t *uec_regs;
  308. u32 maccfg2;
  309. if (!uec) {
  310. printf("%s: uec not initial\n", __FUNCTION__);
  311. return -EINVAL;
  312. }
  313. uec_regs = uec->uec_regs;
  314. if (duplex == DUPLEX_HALF) {
  315. maccfg2 = in_be32(&uec_regs->maccfg2);
  316. maccfg2 &= ~MACCFG2_FDX;
  317. out_be32(&uec_regs->maccfg2, maccfg2);
  318. }
  319. if (duplex == DUPLEX_FULL) {
  320. maccfg2 = in_be32(&uec_regs->maccfg2);
  321. maccfg2 |= MACCFG2_FDX;
  322. out_be32(&uec_regs->maccfg2, maccfg2);
  323. }
  324. return 0;
  325. }
  326. static int uec_set_mac_if_mode(uec_private_t *uec, enet_interface_e if_mode)
  327. {
  328. enet_interface_e enet_if_mode;
  329. uec_info_t *uec_info;
  330. uec_t *uec_regs;
  331. u32 upsmr;
  332. u32 maccfg2;
  333. if (!uec) {
  334. printf("%s: uec not initial\n", __FUNCTION__);
  335. return -EINVAL;
  336. }
  337. uec_info = uec->uec_info;
  338. uec_regs = uec->uec_regs;
  339. enet_if_mode = if_mode;
  340. maccfg2 = in_be32(&uec_regs->maccfg2);
  341. maccfg2 &= ~MACCFG2_INTERFACE_MODE_MASK;
  342. upsmr = in_be32(&uec->uccf->uf_regs->upsmr);
  343. upsmr &= ~(UPSMR_RPM | UPSMR_TBIM | UPSMR_R10M | UPSMR_RMM);
  344. switch (enet_if_mode) {
  345. case ENET_100_MII:
  346. case ENET_10_MII:
  347. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  348. break;
  349. case ENET_1000_GMII:
  350. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  351. break;
  352. case ENET_1000_TBI:
  353. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  354. upsmr |= UPSMR_TBIM;
  355. break;
  356. case ENET_1000_RTBI:
  357. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  358. upsmr |= (UPSMR_RPM | UPSMR_TBIM);
  359. break;
  360. case ENET_1000_RGMII_RXID:
  361. case ENET_1000_RGMII:
  362. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  363. upsmr |= UPSMR_RPM;
  364. break;
  365. case ENET_100_RGMII:
  366. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  367. upsmr |= UPSMR_RPM;
  368. break;
  369. case ENET_10_RGMII:
  370. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  371. upsmr |= (UPSMR_RPM | UPSMR_R10M);
  372. break;
  373. case ENET_100_RMII:
  374. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  375. upsmr |= UPSMR_RMM;
  376. break;
  377. case ENET_10_RMII:
  378. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  379. upsmr |= (UPSMR_R10M | UPSMR_RMM);
  380. break;
  381. default:
  382. return -EINVAL;
  383. break;
  384. }
  385. out_be32(&uec_regs->maccfg2, maccfg2);
  386. out_be32(&uec->uccf->uf_regs->upsmr, upsmr);
  387. return 0;
  388. }
  389. static int init_mii_management_configuration(uec_mii_t *uec_mii_regs)
  390. {
  391. uint timeout = 0x1000;
  392. u32 miimcfg = 0;
  393. miimcfg = in_be32(&uec_mii_regs->miimcfg);
  394. miimcfg |= MIIMCFG_MNGMNT_CLC_DIV_INIT_VALUE;
  395. out_be32(&uec_mii_regs->miimcfg, miimcfg);
  396. /* Wait until the bus is free */
  397. while ((in_be32(&uec_mii_regs->miimcfg) & MIIMIND_BUSY) && timeout--);
  398. if (timeout <= 0) {
  399. printf("%s: The MII Bus is stuck!", __FUNCTION__);
  400. return -ETIMEDOUT;
  401. }
  402. return 0;
  403. }
  404. static int init_phy(struct eth_device *dev)
  405. {
  406. uec_private_t *uec;
  407. uec_mii_t *umii_regs;
  408. struct uec_mii_info *mii_info;
  409. struct phy_info *curphy;
  410. int err;
  411. uec = (uec_private_t *)dev->priv;
  412. umii_regs = uec->uec_mii_regs;
  413. uec->oldlink = 0;
  414. uec->oldspeed = 0;
  415. uec->oldduplex = -1;
  416. mii_info = malloc(sizeof(*mii_info));
  417. if (!mii_info) {
  418. printf("%s: Could not allocate mii_info", dev->name);
  419. return -ENOMEM;
  420. }
  421. memset(mii_info, 0, sizeof(*mii_info));
  422. if (uec->uec_info->uf_info.eth_type == GIGA_ETH) {
  423. mii_info->speed = SPEED_1000;
  424. } else {
  425. mii_info->speed = SPEED_100;
  426. }
  427. mii_info->duplex = DUPLEX_FULL;
  428. mii_info->pause = 0;
  429. mii_info->link = 1;
  430. mii_info->advertising = (ADVERTISED_10baseT_Half |
  431. ADVERTISED_10baseT_Full |
  432. ADVERTISED_100baseT_Half |
  433. ADVERTISED_100baseT_Full |
  434. ADVERTISED_1000baseT_Full);
  435. mii_info->autoneg = 1;
  436. mii_info->mii_id = uec->uec_info->phy_address;
  437. mii_info->dev = dev;
  438. mii_info->mdio_read = &uec_read_phy_reg;
  439. mii_info->mdio_write = &uec_write_phy_reg;
  440. uec->mii_info = mii_info;
  441. qe_set_mii_clk_src(uec->uec_info->uf_info.ucc_num);
  442. if (init_mii_management_configuration(umii_regs)) {
  443. printf("%s: The MII Bus is stuck!", dev->name);
  444. err = -1;
  445. goto bus_fail;
  446. }
  447. /* get info for this PHY */
  448. curphy = uec_get_phy_info(uec->mii_info);
  449. if (!curphy) {
  450. printf("%s: No PHY found", dev->name);
  451. err = -1;
  452. goto no_phy;
  453. }
  454. mii_info->phyinfo = curphy;
  455. /* Run the commands which initialize the PHY */
  456. if (curphy->init) {
  457. err = curphy->init(uec->mii_info);
  458. if (err)
  459. goto phy_init_fail;
  460. }
  461. return 0;
  462. phy_init_fail:
  463. no_phy:
  464. bus_fail:
  465. free(mii_info);
  466. return err;
  467. }
  468. static void adjust_link(struct eth_device *dev)
  469. {
  470. uec_private_t *uec = (uec_private_t *)dev->priv;
  471. uec_t *uec_regs;
  472. struct uec_mii_info *mii_info = uec->mii_info;
  473. extern void change_phy_interface_mode(struct eth_device *dev,
  474. enet_interface_e mode);
  475. uec_regs = uec->uec_regs;
  476. if (mii_info->link) {
  477. /* Now we make sure that we can be in full duplex mode.
  478. * If not, we operate in half-duplex mode. */
  479. if (mii_info->duplex != uec->oldduplex) {
  480. if (!(mii_info->duplex)) {
  481. uec_set_mac_duplex(uec, DUPLEX_HALF);
  482. printf("%s: Half Duplex\n", dev->name);
  483. } else {
  484. uec_set_mac_duplex(uec, DUPLEX_FULL);
  485. printf("%s: Full Duplex\n", dev->name);
  486. }
  487. uec->oldduplex = mii_info->duplex;
  488. }
  489. if (mii_info->speed != uec->oldspeed) {
  490. if (uec->uec_info->uf_info.eth_type == GIGA_ETH) {
  491. switch (mii_info->speed) {
  492. case 1000:
  493. break;
  494. case 100:
  495. printf ("switching to rgmii 100\n");
  496. /* change phy to rgmii 100 */
  497. change_phy_interface_mode(dev,
  498. ENET_100_RGMII);
  499. /* change the MAC interface mode */
  500. uec_set_mac_if_mode(uec,ENET_100_RGMII);
  501. break;
  502. case 10:
  503. printf ("switching to rgmii 10\n");
  504. /* change phy to rgmii 10 */
  505. change_phy_interface_mode(dev,
  506. ENET_10_RGMII);
  507. /* change the MAC interface mode */
  508. uec_set_mac_if_mode(uec,ENET_10_RGMII);
  509. break;
  510. default:
  511. printf("%s: Ack,Speed(%d)is illegal\n",
  512. dev->name, mii_info->speed);
  513. break;
  514. }
  515. }
  516. printf("%s: Speed %dBT\n", dev->name, mii_info->speed);
  517. uec->oldspeed = mii_info->speed;
  518. }
  519. if (!uec->oldlink) {
  520. printf("%s: Link is up\n", dev->name);
  521. uec->oldlink = 1;
  522. }
  523. } else { /* if (mii_info->link) */
  524. if (uec->oldlink) {
  525. printf("%s: Link is down\n", dev->name);
  526. uec->oldlink = 0;
  527. uec->oldspeed = 0;
  528. uec->oldduplex = -1;
  529. }
  530. }
  531. }
  532. static void phy_change(struct eth_device *dev)
  533. {
  534. uec_private_t *uec = (uec_private_t *)dev->priv;
  535. /* Update the link, speed, duplex */
  536. uec->mii_info->phyinfo->read_status(uec->mii_info);
  537. /* Adjust the interface according to speed */
  538. adjust_link(dev);
  539. }
  540. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
  541. && !defined(BITBANGMII)
  542. /*
  543. * Read a MII PHY register.
  544. *
  545. * Returns:
  546. * 0 on success
  547. */
  548. static int uec_miiphy_read(char *devname, unsigned char addr,
  549. unsigned char reg, unsigned short *value)
  550. {
  551. *value = uec_read_phy_reg(devlist[0], addr, reg);
  552. return 0;
  553. }
  554. /*
  555. * Write a MII PHY register.
  556. *
  557. * Returns:
  558. * 0 on success
  559. */
  560. static int uec_miiphy_write(char *devname, unsigned char addr,
  561. unsigned char reg, unsigned short value)
  562. {
  563. uec_write_phy_reg(devlist[0], addr, reg, value);
  564. return 0;
  565. }
  566. #endif
  567. static int uec_set_mac_address(uec_private_t *uec, u8 *mac_addr)
  568. {
  569. uec_t *uec_regs;
  570. u32 mac_addr1;
  571. u32 mac_addr2;
  572. if (!uec) {
  573. printf("%s: uec not initial\n", __FUNCTION__);
  574. return -EINVAL;
  575. }
  576. uec_regs = uec->uec_regs;
  577. /* if a station address of 0x12345678ABCD, perform a write to
  578. MACSTNADDR1 of 0xCDAB7856,
  579. MACSTNADDR2 of 0x34120000 */
  580. mac_addr1 = (mac_addr[5] << 24) | (mac_addr[4] << 16) | \
  581. (mac_addr[3] << 8) | (mac_addr[2]);
  582. out_be32(&uec_regs->macstnaddr1, mac_addr1);
  583. mac_addr2 = ((mac_addr[1] << 24) | (mac_addr[0] << 16)) & 0xffff0000;
  584. out_be32(&uec_regs->macstnaddr2, mac_addr2);
  585. return 0;
  586. }
  587. static int uec_convert_threads_num(uec_num_of_threads_e threads_num,
  588. int *threads_num_ret)
  589. {
  590. int num_threads_numerica;
  591. switch (threads_num) {
  592. case UEC_NUM_OF_THREADS_1:
  593. num_threads_numerica = 1;
  594. break;
  595. case UEC_NUM_OF_THREADS_2:
  596. num_threads_numerica = 2;
  597. break;
  598. case UEC_NUM_OF_THREADS_4:
  599. num_threads_numerica = 4;
  600. break;
  601. case UEC_NUM_OF_THREADS_6:
  602. num_threads_numerica = 6;
  603. break;
  604. case UEC_NUM_OF_THREADS_8:
  605. num_threads_numerica = 8;
  606. break;
  607. default:
  608. printf("%s: Bad number of threads value.",
  609. __FUNCTION__);
  610. return -EINVAL;
  611. }
  612. *threads_num_ret = num_threads_numerica;
  613. return 0;
  614. }
  615. static void uec_init_tx_parameter(uec_private_t *uec, int num_threads_tx)
  616. {
  617. uec_info_t *uec_info;
  618. u32 end_bd;
  619. u8 bmrx = 0;
  620. int i;
  621. uec_info = uec->uec_info;
  622. /* Alloc global Tx parameter RAM page */
  623. uec->tx_glbl_pram_offset = qe_muram_alloc(
  624. sizeof(uec_tx_global_pram_t),
  625. UEC_TX_GLOBAL_PRAM_ALIGNMENT);
  626. uec->p_tx_glbl_pram = (uec_tx_global_pram_t *)
  627. qe_muram_addr(uec->tx_glbl_pram_offset);
  628. /* Zero the global Tx prameter RAM */
  629. memset(uec->p_tx_glbl_pram, 0, sizeof(uec_tx_global_pram_t));
  630. /* Init global Tx parameter RAM */
  631. /* TEMODER, RMON statistics disable, one Tx queue */
  632. out_be16(&uec->p_tx_glbl_pram->temoder, TEMODER_INIT_VALUE);
  633. /* SQPTR */
  634. uec->send_q_mem_reg_offset = qe_muram_alloc(
  635. sizeof(uec_send_queue_qd_t),
  636. UEC_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT);
  637. uec->p_send_q_mem_reg = (uec_send_queue_mem_region_t *)
  638. qe_muram_addr(uec->send_q_mem_reg_offset);
  639. out_be32(&uec->p_tx_glbl_pram->sqptr, uec->send_q_mem_reg_offset);
  640. /* Setup the table with TxBDs ring */
  641. end_bd = (u32)uec->p_tx_bd_ring + (uec_info->tx_bd_ring_len - 1)
  642. * SIZEOFBD;
  643. out_be32(&uec->p_send_q_mem_reg->sqqd[0].bd_ring_base,
  644. (u32)(uec->p_tx_bd_ring));
  645. out_be32(&uec->p_send_q_mem_reg->sqqd[0].last_bd_completed_address,
  646. end_bd);
  647. /* Scheduler Base Pointer, we have only one Tx queue, no need it */
  648. out_be32(&uec->p_tx_glbl_pram->schedulerbasepointer, 0);
  649. /* TxRMON Base Pointer, TxRMON disable, we don't need it */
  650. out_be32(&uec->p_tx_glbl_pram->txrmonbaseptr, 0);
  651. /* TSTATE, global snooping, big endian, the CSB bus selected */
  652. bmrx = BMR_INIT_VALUE;
  653. out_be32(&uec->p_tx_glbl_pram->tstate, ((u32)(bmrx) << BMR_SHIFT));
  654. /* IPH_Offset */
  655. for (i = 0; i < MAX_IPH_OFFSET_ENTRY; i++) {
  656. out_8(&uec->p_tx_glbl_pram->iphoffset[i], 0);
  657. }
  658. /* VTAG table */
  659. for (i = 0; i < UEC_TX_VTAG_TABLE_ENTRY_MAX; i++) {
  660. out_be32(&uec->p_tx_glbl_pram->vtagtable[i], 0);
  661. }
  662. /* TQPTR */
  663. uec->thread_dat_tx_offset = qe_muram_alloc(
  664. num_threads_tx * sizeof(uec_thread_data_tx_t) +
  665. 32 *(num_threads_tx == 1), UEC_THREAD_DATA_ALIGNMENT);
  666. uec->p_thread_data_tx = (uec_thread_data_tx_t *)
  667. qe_muram_addr(uec->thread_dat_tx_offset);
  668. out_be32(&uec->p_tx_glbl_pram->tqptr, uec->thread_dat_tx_offset);
  669. }
  670. static void uec_init_rx_parameter(uec_private_t *uec, int num_threads_rx)
  671. {
  672. u8 bmrx = 0;
  673. int i;
  674. uec_82xx_address_filtering_pram_t *p_af_pram;
  675. /* Allocate global Rx parameter RAM page */
  676. uec->rx_glbl_pram_offset = qe_muram_alloc(
  677. sizeof(uec_rx_global_pram_t), UEC_RX_GLOBAL_PRAM_ALIGNMENT);
  678. uec->p_rx_glbl_pram = (uec_rx_global_pram_t *)
  679. qe_muram_addr(uec->rx_glbl_pram_offset);
  680. /* Zero Global Rx parameter RAM */
  681. memset(uec->p_rx_glbl_pram, 0, sizeof(uec_rx_global_pram_t));
  682. /* Init global Rx parameter RAM */
  683. /* REMODER, Extended feature mode disable, VLAN disable,
  684. LossLess flow control disable, Receive firmware statisic disable,
  685. Extended address parsing mode disable, One Rx queues,
  686. Dynamic maximum/minimum frame length disable, IP checksum check
  687. disable, IP address alignment disable
  688. */
  689. out_be32(&uec->p_rx_glbl_pram->remoder, REMODER_INIT_VALUE);
  690. /* RQPTR */
  691. uec->thread_dat_rx_offset = qe_muram_alloc(
  692. num_threads_rx * sizeof(uec_thread_data_rx_t),
  693. UEC_THREAD_DATA_ALIGNMENT);
  694. uec->p_thread_data_rx = (uec_thread_data_rx_t *)
  695. qe_muram_addr(uec->thread_dat_rx_offset);
  696. out_be32(&uec->p_rx_glbl_pram->rqptr, uec->thread_dat_rx_offset);
  697. /* Type_or_Len */
  698. out_be16(&uec->p_rx_glbl_pram->typeorlen, 3072);
  699. /* RxRMON base pointer, we don't need it */
  700. out_be32(&uec->p_rx_glbl_pram->rxrmonbaseptr, 0);
  701. /* IntCoalescingPTR, we don't need it, no interrupt */
  702. out_be32(&uec->p_rx_glbl_pram->intcoalescingptr, 0);
  703. /* RSTATE, global snooping, big endian, the CSB bus selected */
  704. bmrx = BMR_INIT_VALUE;
  705. out_8(&uec->p_rx_glbl_pram->rstate, bmrx);
  706. /* MRBLR */
  707. out_be16(&uec->p_rx_glbl_pram->mrblr, MAX_RXBUF_LEN);
  708. /* RBDQPTR */
  709. uec->rx_bd_qs_tbl_offset = qe_muram_alloc(
  710. sizeof(uec_rx_bd_queues_entry_t) + \
  711. sizeof(uec_rx_prefetched_bds_t),
  712. UEC_RX_BD_QUEUES_ALIGNMENT);
  713. uec->p_rx_bd_qs_tbl = (uec_rx_bd_queues_entry_t *)
  714. qe_muram_addr(uec->rx_bd_qs_tbl_offset);
  715. /* Zero it */
  716. memset(uec->p_rx_bd_qs_tbl, 0, sizeof(uec_rx_bd_queues_entry_t) + \
  717. sizeof(uec_rx_prefetched_bds_t));
  718. out_be32(&uec->p_rx_glbl_pram->rbdqptr, uec->rx_bd_qs_tbl_offset);
  719. out_be32(&uec->p_rx_bd_qs_tbl->externalbdbaseptr,
  720. (u32)uec->p_rx_bd_ring);
  721. /* MFLR */
  722. out_be16(&uec->p_rx_glbl_pram->mflr, MAX_FRAME_LEN);
  723. /* MINFLR */
  724. out_be16(&uec->p_rx_glbl_pram->minflr, MIN_FRAME_LEN);
  725. /* MAXD1 */
  726. out_be16(&uec->p_rx_glbl_pram->maxd1, MAX_DMA1_LEN);
  727. /* MAXD2 */
  728. out_be16(&uec->p_rx_glbl_pram->maxd2, MAX_DMA2_LEN);
  729. /* ECAM_PTR */
  730. out_be32(&uec->p_rx_glbl_pram->ecamptr, 0);
  731. /* L2QT */
  732. out_be32(&uec->p_rx_glbl_pram->l2qt, 0);
  733. /* L3QT */
  734. for (i = 0; i < 8; i++) {
  735. out_be32(&uec->p_rx_glbl_pram->l3qt[i], 0);
  736. }
  737. /* VLAN_TYPE */
  738. out_be16(&uec->p_rx_glbl_pram->vlantype, 0x8100);
  739. /* TCI */
  740. out_be16(&uec->p_rx_glbl_pram->vlantci, 0);
  741. /* Clear PQ2 style address filtering hash table */
  742. p_af_pram = (uec_82xx_address_filtering_pram_t *) \
  743. uec->p_rx_glbl_pram->addressfiltering;
  744. p_af_pram->iaddr_h = 0;
  745. p_af_pram->iaddr_l = 0;
  746. p_af_pram->gaddr_h = 0;
  747. p_af_pram->gaddr_l = 0;
  748. }
  749. static int uec_issue_init_enet_rxtx_cmd(uec_private_t *uec,
  750. int thread_tx, int thread_rx)
  751. {
  752. uec_init_cmd_pram_t *p_init_enet_param;
  753. u32 init_enet_param_offset;
  754. uec_info_t *uec_info;
  755. int i;
  756. int snum;
  757. u32 init_enet_offset;
  758. u32 entry_val;
  759. u32 command;
  760. u32 cecr_subblock;
  761. uec_info = uec->uec_info;
  762. /* Allocate init enet command parameter */
  763. uec->init_enet_param_offset = qe_muram_alloc(
  764. sizeof(uec_init_cmd_pram_t), 4);
  765. init_enet_param_offset = uec->init_enet_param_offset;
  766. uec->p_init_enet_param = (uec_init_cmd_pram_t *)
  767. qe_muram_addr(uec->init_enet_param_offset);
  768. /* Zero init enet command struct */
  769. memset((void *)uec->p_init_enet_param, 0, sizeof(uec_init_cmd_pram_t));
  770. /* Init the command struct */
  771. p_init_enet_param = uec->p_init_enet_param;
  772. p_init_enet_param->resinit0 = ENET_INIT_PARAM_MAGIC_RES_INIT0;
  773. p_init_enet_param->resinit1 = ENET_INIT_PARAM_MAGIC_RES_INIT1;
  774. p_init_enet_param->resinit2 = ENET_INIT_PARAM_MAGIC_RES_INIT2;
  775. p_init_enet_param->resinit3 = ENET_INIT_PARAM_MAGIC_RES_INIT3;
  776. p_init_enet_param->resinit4 = ENET_INIT_PARAM_MAGIC_RES_INIT4;
  777. p_init_enet_param->largestexternallookupkeysize = 0;
  778. p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_rx)
  779. << ENET_INIT_PARAM_RGF_SHIFT;
  780. p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_tx)
  781. << ENET_INIT_PARAM_TGF_SHIFT;
  782. /* Init Rx global parameter pointer */
  783. p_init_enet_param->rgftgfrxglobal |= uec->rx_glbl_pram_offset |
  784. (u32)uec_info->riscRx;
  785. /* Init Rx threads */
  786. for (i = 0; i < (thread_rx + 1); i++) {
  787. if ((snum = qe_get_snum()) < 0) {
  788. printf("%s can not get snum\n", __FUNCTION__);
  789. return -ENOMEM;
  790. }
  791. if (i==0) {
  792. init_enet_offset = 0;
  793. } else {
  794. init_enet_offset = qe_muram_alloc(
  795. sizeof(uec_thread_rx_pram_t),
  796. UEC_THREAD_RX_PRAM_ALIGNMENT);
  797. }
  798. entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) |
  799. init_enet_offset | (u32)uec_info->riscRx;
  800. p_init_enet_param->rxthread[i] = entry_val;
  801. }
  802. /* Init Tx global parameter pointer */
  803. p_init_enet_param->txglobal = uec->tx_glbl_pram_offset |
  804. (u32)uec_info->riscTx;
  805. /* Init Tx threads */
  806. for (i = 0; i < thread_tx; i++) {
  807. if ((snum = qe_get_snum()) < 0) {
  808. printf("%s can not get snum\n", __FUNCTION__);
  809. return -ENOMEM;
  810. }
  811. init_enet_offset = qe_muram_alloc(sizeof(uec_thread_tx_pram_t),
  812. UEC_THREAD_TX_PRAM_ALIGNMENT);
  813. entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) |
  814. init_enet_offset | (u32)uec_info->riscTx;
  815. p_init_enet_param->txthread[i] = entry_val;
  816. }
  817. __asm__ __volatile__("sync");
  818. /* Issue QE command */
  819. command = QE_INIT_TX_RX;
  820. cecr_subblock = ucc_fast_get_qe_cr_subblock(
  821. uec->uec_info->uf_info.ucc_num);
  822. qe_issue_cmd(command, cecr_subblock, (u8) QE_CR_PROTOCOL_ETHERNET,
  823. init_enet_param_offset);
  824. return 0;
  825. }
  826. static int uec_startup(uec_private_t *uec)
  827. {
  828. uec_info_t *uec_info;
  829. ucc_fast_info_t *uf_info;
  830. ucc_fast_private_t *uccf;
  831. ucc_fast_t *uf_regs;
  832. uec_t *uec_regs;
  833. int num_threads_tx;
  834. int num_threads_rx;
  835. u32 utbipar;
  836. enet_interface_e enet_interface;
  837. u32 length;
  838. u32 align;
  839. qe_bd_t *bd;
  840. u8 *buf;
  841. int i;
  842. if (!uec || !uec->uec_info) {
  843. printf("%s: uec or uec_info not initial\n", __FUNCTION__);
  844. return -EINVAL;
  845. }
  846. uec_info = uec->uec_info;
  847. uf_info = &(uec_info->uf_info);
  848. /* Check if Rx BD ring len is illegal */
  849. if ((uec_info->rx_bd_ring_len < UEC_RX_BD_RING_SIZE_MIN) || \
  850. (uec_info->rx_bd_ring_len % UEC_RX_BD_RING_SIZE_ALIGNMENT)) {
  851. printf("%s: Rx BD ring len must be multiple of 4, and > 8.\n",
  852. __FUNCTION__);
  853. return -EINVAL;
  854. }
  855. /* Check if Tx BD ring len is illegal */
  856. if (uec_info->tx_bd_ring_len < UEC_TX_BD_RING_SIZE_MIN) {
  857. printf("%s: Tx BD ring length must not be smaller than 2.\n",
  858. __FUNCTION__);
  859. return -EINVAL;
  860. }
  861. /* Check if MRBLR is illegal */
  862. if ((MAX_RXBUF_LEN == 0) || (MAX_RXBUF_LEN % UEC_MRBLR_ALIGNMENT)) {
  863. printf("%s: max rx buffer length must be mutliple of 128.\n",
  864. __FUNCTION__);
  865. return -EINVAL;
  866. }
  867. /* Both Rx and Tx are stopped */
  868. uec->grace_stopped_rx = 1;
  869. uec->grace_stopped_tx = 1;
  870. /* Init UCC fast */
  871. if (ucc_fast_init(uf_info, &uccf)) {
  872. printf("%s: failed to init ucc fast\n", __FUNCTION__);
  873. return -ENOMEM;
  874. }
  875. /* Save uccf */
  876. uec->uccf = uccf;
  877. /* Convert the Tx threads number */
  878. if (uec_convert_threads_num(uec_info->num_threads_tx,
  879. &num_threads_tx)) {
  880. return -EINVAL;
  881. }
  882. /* Convert the Rx threads number */
  883. if (uec_convert_threads_num(uec_info->num_threads_rx,
  884. &num_threads_rx)) {
  885. return -EINVAL;
  886. }
  887. uf_regs = uccf->uf_regs;
  888. /* UEC register is following UCC fast registers */
  889. uec_regs = (uec_t *)(&uf_regs->ucc_eth);
  890. /* Save the UEC register pointer to UEC private struct */
  891. uec->uec_regs = uec_regs;
  892. /* Init UPSMR, enable hardware statistics (UCC) */
  893. out_be32(&uec->uccf->uf_regs->upsmr, UPSMR_INIT_VALUE);
  894. /* Init MACCFG1, flow control disable, disable Tx and Rx */
  895. out_be32(&uec_regs->maccfg1, MACCFG1_INIT_VALUE);
  896. /* Init MACCFG2, length check, MAC PAD and CRC enable */
  897. out_be32(&uec_regs->maccfg2, MACCFG2_INIT_VALUE);
  898. /* Setup MAC interface mode */
  899. uec_set_mac_if_mode(uec, uec_info->enet_interface);
  900. /* Setup MII management base */
  901. #ifndef CONFIG_eTSEC_MDIO_BUS
  902. uec->uec_mii_regs = (uec_mii_t *)(&uec_regs->miimcfg);
  903. #else
  904. uec->uec_mii_regs = (uec_mii_t *) CONFIG_MIIM_ADDRESS;
  905. #endif
  906. /* Setup MII master clock source */
  907. qe_set_mii_clk_src(uec_info->uf_info.ucc_num);
  908. /* Setup UTBIPAR */
  909. utbipar = in_be32(&uec_regs->utbipar);
  910. utbipar &= ~UTBIPAR_PHY_ADDRESS_MASK;
  911. enet_interface = uec->uec_info->enet_interface;
  912. if (enet_interface == ENET_1000_TBI ||
  913. enet_interface == ENET_1000_RTBI) {
  914. utbipar |= (uec_info->phy_address + uec_info->uf_info.ucc_num)
  915. << UTBIPAR_PHY_ADDRESS_SHIFT;
  916. } else {
  917. utbipar |= (0x10 + uec_info->uf_info.ucc_num)
  918. << UTBIPAR_PHY_ADDRESS_SHIFT;
  919. }
  920. out_be32(&uec_regs->utbipar, utbipar);
  921. /* Allocate Tx BDs */
  922. length = ((uec_info->tx_bd_ring_len * SIZEOFBD) /
  923. UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) *
  924. UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
  925. if ((uec_info->tx_bd_ring_len * SIZEOFBD) %
  926. UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) {
  927. length += UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
  928. }
  929. align = UEC_TX_BD_RING_ALIGNMENT;
  930. uec->tx_bd_ring_offset = (u32)malloc((u32)(length + align));
  931. if (uec->tx_bd_ring_offset != 0) {
  932. uec->p_tx_bd_ring = (u8 *)((uec->tx_bd_ring_offset + align)
  933. & ~(align - 1));
  934. }
  935. /* Zero all of Tx BDs */
  936. memset((void *)(uec->tx_bd_ring_offset), 0, length + align);
  937. /* Allocate Rx BDs */
  938. length = uec_info->rx_bd_ring_len * SIZEOFBD;
  939. align = UEC_RX_BD_RING_ALIGNMENT;
  940. uec->rx_bd_ring_offset = (u32)(malloc((u32)(length + align)));
  941. if (uec->rx_bd_ring_offset != 0) {
  942. uec->p_rx_bd_ring = (u8 *)((uec->rx_bd_ring_offset + align)
  943. & ~(align - 1));
  944. }
  945. /* Zero all of Rx BDs */
  946. memset((void *)(uec->rx_bd_ring_offset), 0, length + align);
  947. /* Allocate Rx buffer */
  948. length = uec_info->rx_bd_ring_len * MAX_RXBUF_LEN;
  949. align = UEC_RX_DATA_BUF_ALIGNMENT;
  950. uec->rx_buf_offset = (u32)malloc(length + align);
  951. if (uec->rx_buf_offset != 0) {
  952. uec->p_rx_buf = (u8 *)((uec->rx_buf_offset + align)
  953. & ~(align - 1));
  954. }
  955. /* Zero all of the Rx buffer */
  956. memset((void *)(uec->rx_buf_offset), 0, length + align);
  957. /* Init TxBD ring */
  958. bd = (qe_bd_t *)uec->p_tx_bd_ring;
  959. uec->txBd = bd;
  960. for (i = 0; i < uec_info->tx_bd_ring_len; i++) {
  961. BD_DATA_CLEAR(bd);
  962. BD_STATUS_SET(bd, 0);
  963. BD_LENGTH_SET(bd, 0);
  964. bd ++;
  965. }
  966. BD_STATUS_SET((--bd), TxBD_WRAP);
  967. /* Init RxBD ring */
  968. bd = (qe_bd_t *)uec->p_rx_bd_ring;
  969. uec->rxBd = bd;
  970. buf = uec->p_rx_buf;
  971. for (i = 0; i < uec_info->rx_bd_ring_len; i++) {
  972. BD_DATA_SET(bd, buf);
  973. BD_LENGTH_SET(bd, 0);
  974. BD_STATUS_SET(bd, RxBD_EMPTY);
  975. buf += MAX_RXBUF_LEN;
  976. bd ++;
  977. }
  978. BD_STATUS_SET((--bd), RxBD_WRAP | RxBD_EMPTY);
  979. /* Init global Tx parameter RAM */
  980. uec_init_tx_parameter(uec, num_threads_tx);
  981. /* Init global Rx parameter RAM */
  982. uec_init_rx_parameter(uec, num_threads_rx);
  983. /* Init ethernet Tx and Rx parameter command */
  984. if (uec_issue_init_enet_rxtx_cmd(uec, num_threads_tx,
  985. num_threads_rx)) {
  986. printf("%s issue init enet cmd failed\n", __FUNCTION__);
  987. return -ENOMEM;
  988. }
  989. return 0;
  990. }
  991. static int uec_init(struct eth_device* dev, bd_t *bd)
  992. {
  993. uec_private_t *uec;
  994. int err, i;
  995. struct phy_info *curphy;
  996. uec = (uec_private_t *)dev->priv;
  997. if (uec->the_first_run == 0) {
  998. err = init_phy(dev);
  999. if (err) {
  1000. printf("%s: Cannot initialize PHY, aborting.\n",
  1001. dev->name);
  1002. return err;
  1003. }
  1004. curphy = uec->mii_info->phyinfo;
  1005. if (curphy->config_aneg) {
  1006. err = curphy->config_aneg(uec->mii_info);
  1007. if (err) {
  1008. printf("%s: Can't negotiate PHY\n", dev->name);
  1009. return err;
  1010. }
  1011. }
  1012. /* Give PHYs up to 5 sec to report a link */
  1013. i = 50;
  1014. do {
  1015. err = curphy->read_status(uec->mii_info);
  1016. udelay(100000);
  1017. } while (((i-- > 0) && !uec->mii_info->link) || err);
  1018. if (err || i <= 0)
  1019. printf("warning: %s: timeout on PHY link\n", dev->name);
  1020. uec->the_first_run = 1;
  1021. }
  1022. /* Set up the MAC address */
  1023. if (dev->enetaddr[0] & 0x01) {
  1024. printf("%s: MacAddress is multcast address\n",
  1025. __FUNCTION__);
  1026. return -1;
  1027. }
  1028. uec_set_mac_address(uec, dev->enetaddr);
  1029. err = uec_open(uec, COMM_DIR_RX_AND_TX);
  1030. if (err) {
  1031. printf("%s: cannot enable UEC device\n", dev->name);
  1032. return -1;
  1033. }
  1034. phy_change(dev);
  1035. return (uec->mii_info->link ? 0 : -1);
  1036. }
  1037. static void uec_halt(struct eth_device* dev)
  1038. {
  1039. uec_private_t *uec = (uec_private_t *)dev->priv;
  1040. uec_stop(uec, COMM_DIR_RX_AND_TX);
  1041. }
  1042. static int uec_send(struct eth_device* dev, volatile void *buf, int len)
  1043. {
  1044. uec_private_t *uec;
  1045. ucc_fast_private_t *uccf;
  1046. volatile qe_bd_t *bd;
  1047. u16 status;
  1048. int i;
  1049. int result = 0;
  1050. uec = (uec_private_t *)dev->priv;
  1051. uccf = uec->uccf;
  1052. bd = uec->txBd;
  1053. /* Find an empty TxBD */
  1054. for (i = 0; bd->status & TxBD_READY; i++) {
  1055. if (i > 0x100000) {
  1056. printf("%s: tx buffer not ready\n", dev->name);
  1057. return result;
  1058. }
  1059. }
  1060. /* Init TxBD */
  1061. BD_DATA_SET(bd, buf);
  1062. BD_LENGTH_SET(bd, len);
  1063. status = bd->status;
  1064. status &= BD_WRAP;
  1065. status |= (TxBD_READY | TxBD_LAST);
  1066. BD_STATUS_SET(bd, status);
  1067. /* Tell UCC to transmit the buffer */
  1068. ucc_fast_transmit_on_demand(uccf);
  1069. /* Wait for buffer to be transmitted */
  1070. for (i = 0; bd->status & TxBD_READY; i++) {
  1071. if (i > 0x100000) {
  1072. printf("%s: tx error\n", dev->name);
  1073. return result;
  1074. }
  1075. }
  1076. /* Ok, the buffer be transimitted */
  1077. BD_ADVANCE(bd, status, uec->p_tx_bd_ring);
  1078. uec->txBd = bd;
  1079. result = 1;
  1080. return result;
  1081. }
  1082. static int uec_recv(struct eth_device* dev)
  1083. {
  1084. uec_private_t *uec = dev->priv;
  1085. volatile qe_bd_t *bd;
  1086. u16 status;
  1087. u16 len;
  1088. u8 *data;
  1089. bd = uec->rxBd;
  1090. status = bd->status;
  1091. while (!(status & RxBD_EMPTY)) {
  1092. if (!(status & RxBD_ERROR)) {
  1093. data = BD_DATA(bd);
  1094. len = BD_LENGTH(bd);
  1095. NetReceive(data, len);
  1096. } else {
  1097. printf("%s: Rx error\n", dev->name);
  1098. }
  1099. status &= BD_CLEAN;
  1100. BD_LENGTH_SET(bd, 0);
  1101. BD_STATUS_SET(bd, status | RxBD_EMPTY);
  1102. BD_ADVANCE(bd, status, uec->p_rx_bd_ring);
  1103. status = bd->status;
  1104. }
  1105. uec->rxBd = bd;
  1106. return 1;
  1107. }
  1108. int uec_initialize(int index)
  1109. {
  1110. struct eth_device *dev;
  1111. int i;
  1112. uec_private_t *uec;
  1113. uec_info_t *uec_info;
  1114. int err;
  1115. dev = (struct eth_device *)malloc(sizeof(struct eth_device));
  1116. if (!dev)
  1117. return 0;
  1118. memset(dev, 0, sizeof(struct eth_device));
  1119. /* Allocate the UEC private struct */
  1120. uec = (uec_private_t *)malloc(sizeof(uec_private_t));
  1121. if (!uec) {
  1122. return -ENOMEM;
  1123. }
  1124. memset(uec, 0, sizeof(uec_private_t));
  1125. /* Init UEC private struct, they come from board.h */
  1126. uec_info = NULL;
  1127. if (index == 0) {
  1128. #ifdef CONFIG_UEC_ETH1
  1129. uec_info = &eth1_uec_info;
  1130. #endif
  1131. } else if (index == 1) {
  1132. #ifdef CONFIG_UEC_ETH2
  1133. uec_info = &eth2_uec_info;
  1134. #endif
  1135. } else if (index == 2) {
  1136. #ifdef CONFIG_UEC_ETH3
  1137. uec_info = &eth3_uec_info;
  1138. #endif
  1139. } else if (index == 3) {
  1140. #ifdef CONFIG_UEC_ETH4
  1141. uec_info = &eth4_uec_info;
  1142. #endif
  1143. } else {
  1144. printf("%s: index is illegal.\n", __FUNCTION__);
  1145. return -EINVAL;
  1146. }
  1147. devlist[index] = dev;
  1148. uec->uec_info = uec_info;
  1149. sprintf(dev->name, "FSL UEC%d", index);
  1150. dev->iobase = 0;
  1151. dev->priv = (void *)uec;
  1152. dev->init = uec_init;
  1153. dev->halt = uec_halt;
  1154. dev->send = uec_send;
  1155. dev->recv = uec_recv;
  1156. /* Clear the ethnet address */
  1157. for (i = 0; i < 6; i++)
  1158. dev->enetaddr[i] = 0;
  1159. eth_register(dev);
  1160. err = uec_startup(uec);
  1161. if (err) {
  1162. printf("%s: Cannot configure net device, aborting.",dev->name);
  1163. return err;
  1164. }
  1165. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
  1166. && !defined(BITBANGMII)
  1167. miiphy_register(dev->name, uec_miiphy_read, uec_miiphy_write);
  1168. #endif
  1169. return 1;
  1170. }