prcm.h 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242
  1. /*
  2. * Sunxi A31 Power Management Unit register definition.
  3. *
  4. * (C) Copyright 2013 Oliver Schinagl <oliver@schinagl.nl>
  5. * http://linux-sunxi.org
  6. * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
  7. * Berg Xing <bergxing@allwinnertech.com>
  8. * Tom Cubie <tangliang@allwinnertech.com>
  9. *
  10. * SPDX-License-Identifier: GPL-2.0+
  11. */
  12. #ifndef _SUNXI_PRCM_H
  13. #define _SUNXI_PRCM_H
  14. #define __PRCM_CPUS_CFG_PRE(n) (((n) & 0x3) << 4)
  15. #define PRCM_CPUS_CFG_PRE_MASK __PRCM_CPUS_CFG_PRE(0x3)
  16. #define __PRCM_CPUS_CFG_PRE_DIV(n) (((n) >> 1) - 1)
  17. #define PRCM_CPUS_CFG_PRE_DIV(n) \
  18. __PRCM_CPUS_CFG_PRE(__PRCM_CPUS_CFG_CLK_PRE(n))
  19. #define __PRCM_CPUS_CFG_POST(n) (((n) & 0x1f) << 8)
  20. #define PRCM_CPUS_CFG_POST_MASK __PRCM_CPUS_CFG_POST(0x1f)
  21. #define __PRCM_CPUS_CFG_POST_DIV(n) ((n) - 1)
  22. #define PRCM_CPUS_CFG_POST_DIV(n) \
  23. __PRCM_CPUS_CFG_POST_DIV(__PRCM_CPUS_CFG_POST_DIV(n))
  24. #define __PRCM_CPUS_CFG_CLK_SRC(n) (((n) & 0x3) << 16)
  25. #define PRCM_CPUS_CFG_CLK_SRC_MASK __PRCM_CPUS_CFG_CLK_SRC(0x3)
  26. #define __PRCM_CPUS_CFG_CLK_SRC_LOSC 0x0
  27. #define __PRCM_CPUS_CFG_CLK_SRC_HOSC 0x1
  28. #define __PRCM_CPUS_CFG_CLK_SRC_PLL6 0x2
  29. #define __PRCM_CPUS_CFG_CLK_SRC_PDIV 0x3
  30. #define PRCM_CPUS_CFG_CLK_SRC_LOSC \
  31. __PRCM_CPUS_CFG_CLK_SRC(__PRCM_CPUS_CFG_CLK_SRC_LOSC)
  32. #define PRCM_CPUS_CFG_CLK_SRC_HOSC \
  33. __PRCM_CPUS_CFG_CLK_SRC(__PRCM_CPUS_CFG_CLK_SRC_HOSC)
  34. #define PRCM_CPUS_CFG_CLK_SRC_PLL6 \
  35. __PRCM_CPUS_CFG_CLK_SRC(__PRCM_CPUS_CFG_CLK_SRC_PLL6)
  36. #define PRCM_CPUS_CFG_CLK_SRC_PDIV \
  37. __PRCM_CPUS_CFG_CLK_SRC(__PRCM_CPUS_CFG_CLK_SRC_PDIV)
  38. #define __PRCM_APB0_RATIO(n) (((n) & 0x3) << 0)
  39. #define PRCM_APB0_RATIO_DIV_MASK __PRCM_APB0_RATIO_DIV(0x3)
  40. #define __PRCM_APB0_RATIO_DIV(n) (((n) >> 1) - 1)
  41. #define PRCM_APB0_RATIO_DIV(n) \
  42. __PRCM_APB0_RATIO(__PRCM_APB0_RATIO_DIV(n))
  43. #define PRCM_CPU_CFG_NEON_CLK_EN (0x1 << 0)
  44. #define PRCM_CPU_CFG_CPU_CLK_EN (0x1 << 1)
  45. #define PRCM_APB0_GATE_PIO (0x1 << 0)
  46. #define PRCM_APB0_GATE_IR (0x1 << 1)
  47. #define PRCM_APB0_GATE_TIMER01 (0x1 << 2)
  48. #define PRCM_APB0_GATE_P2WI (0x1 << 3) /* sun6i */
  49. #define PRCM_APB0_GATE_RSB (0x1 << 3) /* sun8i */
  50. #define PRCM_APB0_GATE_UART (0x1 << 4)
  51. #define PRCM_APB0_GATE_1WIRE (0x1 << 5)
  52. #define PRCM_APB0_GATE_I2C (0x1 << 6)
  53. #define PRCM_APB0_RESET_PIO (0x1 << 0)
  54. #define PRCM_APB0_RESET_IR (0x1 << 1)
  55. #define PRCM_APB0_RESET_TIMER01 (0x1 << 2)
  56. #define PRCM_APB0_RESET_P2WI (0x1 << 3)
  57. #define PRCM_APB0_RESET_UART (0x1 << 4)
  58. #define PRCM_APB0_RESET_1WIRE (0x1 << 5)
  59. #define PRCM_APB0_RESET_I2C (0x1 << 6)
  60. #define PRCM_PLL_CTRL_PLL_BIAS (0x1 << 0)
  61. #define PRCM_PLL_CTRL_HOSC_GAIN_ENH (0x1 << 1)
  62. #define __PRCM_PLL_CTRL_USB_CLK_SRC(n) (((n) & 0x3) << 4)
  63. #define PRCM_PLL_CTRL_USB_CLK_SRC_MASK \
  64. __PRCM_PLL_CTRL_USB_CLK_SRC(0x3)
  65. #define __PRCM_PLL_CTRL_USB_CLK_0 0x0
  66. #define __PRCM_PLL_CTRL_USB_CLK_1 0x1
  67. #define __PRCM_PLL_CTRL_USB_CLK_2 0x2
  68. #define __PRCM_PLL_CTRL_USB_CLK_3 0x3
  69. #define PRCM_PLL_CTRL_USB_CLK_0 \
  70. __PRCM_PLL_CTRL_USB_CLK_SRC(__PRCM_PLL_CTRL_USB_CLK_0)
  71. #define PRCM_PLL_CTRL_USB_CLK_1 \
  72. __PRCM_PLL_CTRL_USB_CLK_SRC(__PRCM_PLL_CTRL_USB_CLK_1)
  73. #define PRCM_PLL_CTRL_USB_CLK_2 \
  74. __PRCM_PLL_CTRL_USB_CLK_SRC(__PRCM_PLL_CTRL_USB_CLK_2)
  75. #define PRCM_PLL_CTRL_USB_CLK_3 \
  76. __PRCM_PLL_CTRL_USB_CLK_SRC(__PRCM_PLL_CTRL_USB_CLK_3)
  77. #define __PRCM_PLL_CTRL_INT_PLL_IN_SEL(n) (((n) & 0x3) << 12)
  78. #define PRCM_PLL_CTRL_INT_PLL_IN_SEL_MASK \
  79. __PRCM_PLL_CTRL_INT_PLL_IN_SEL(0x3)
  80. #define PRCM_PLL_CTRL_INT_PLL_IN_SEL(n) \
  81. __PRCM_PLL_CTRL_INT_PLL_IN_SEL(n)
  82. #define __PRCM_PLL_CTRL_HOSC_CLK_SEL(n) (((n) & 0x3) << 20)
  83. #define PRCM_PLL_CTRL_HOSC_CLK_SEL_MASK \
  84. __PRCM_PLL_CTRL_HOSC_CLK_SEL(0x3)
  85. #define __PRCM_PLL_CTRL_HOSC_CLK_0 0x0
  86. #define __PRCM_PLL_CTRL_HOSC_CLK_1 0x1
  87. #define __PRCM_PLL_CTRL_HOSC_CLK_2 0x2
  88. #define __PRCM_PLL_CTRL_HOSC_CLK_3 0x3
  89. #define PRCM_PLL_CTRL_HOSC_CLK_0 \
  90. __PRCM_PLL_CTRL_HOSC_CLK_SEL(__PRCM_PLL_CTRL_HOSC_CLK_0)
  91. #define PRCM_PLL_CTRL_HOSC_CLK_1 \
  92. __PRCM_PLL_CTRL_HOSC_CLK_SEL(__PRCM_PLL_CTRL_HOSC_CLK_1)
  93. #define PRCM_PLL_CTRL_HOSC_CLK_2 \
  94. __PRCM_PLL_CTRL_HOSC_CLK_SEL(__PRCM_PLL_CTRL_HOSC_CLK_2)
  95. #define PRCM_PLL_CTRL_HOSC_CLK_3 \
  96. __PRCM_PLL_CTRL_HOSC_CLK_SEL(__PRCM_PLL_CTRL_HOSC_CLK_3)
  97. #define PRCM_PLL_CTRL_PLL_TST_SRC_EXT (0x1 << 24)
  98. #define PRCM_PLL_CTRL_LDO_DIGITAL_EN (0x1 << 0)
  99. #define PRCM_PLL_CTRL_LDO_ANALOG_EN (0x1 << 1)
  100. #define PRCM_PLL_CTRL_EXT_OSC_EN (0x1 << 2)
  101. #define PRCM_PLL_CTRL_CLK_TST_EN (0x1 << 3)
  102. #define PRCM_PLL_CTRL_IN_PWR_HIGH (0x1 << 15) /* 3.3 for hi 2.5 for lo */
  103. #define __PRCM_PLL_CTRL_VDD_LDO_OUT(n) (((n) & 0x7) << 16)
  104. #define PRCM_PLL_CTRL_LDO_OUT_MASK \
  105. __PRCM_PLL_CTRL_LDO_OUT(0x7)
  106. /* When using the low voltage 20 mV steps, and high voltage 30 mV steps */
  107. #define PRCM_PLL_CTRL_LDO_OUT_L(n) \
  108. __PRCM_PLL_CTRL_VDD_LDO_OUT((((n) - 1000) / 20) & 0x7)
  109. #define PRCM_PLL_CTRL_LDO_OUT_H(n) \
  110. __PRCM_PLL_CTRL_VDD_LDO_OUT((((n) - 1160) / 30) & 0x7)
  111. #define PRCM_PLL_CTRL_LDO_OUT_LV(n) \
  112. __PRCM_PLL_CTRL_VDD_LDO_OUT((((n) & 0x7) * 20) + 1000)
  113. #define PRCM_PLL_CTRL_LDO_OUT_HV(n) \
  114. __PRCM_PLL_CTRL_VDD_LDO_OUT((((n) & 0x7) * 30) + 1160)
  115. #define PRCM_PLL_CTRL_LDO_KEY (0xa7 << 24)
  116. #define PRCM_PLL_CTRL_LDO_KEY_MASK (0xff << 24)
  117. #define PRCM_CLK_1WIRE_GATE (0x1 << 31)
  118. #define __PRCM_CLK_MOD0_M(n) (((n) & 0xf) << 0)
  119. #define PRCM_CLK_MOD0_M_MASK __PRCM_CLK_MOD0_M(0xf)
  120. #define __PRCM_CLK_MOD0_M_X(n) (n - 1)
  121. #define PRCM_CLK_MOD0_M(n) __PRCM_CLK_MOD0_M(__PRCM_CLK_MOD0_M_X(n))
  122. #define PRCM_CLK_MOD0_OUT_PHASE(n) (((n) & 0x7) << 8)
  123. #define PRCM_CLK_MOD0_OUT_PHASE_MASK(n) PRCM_CLK_MOD0_OUT_PHASE(0x7)
  124. #define _PRCM_CLK_MOD0_N(n) (((n) & 0x3) << 16)
  125. #define PRCM_CLK_MOD0_N_MASK __PRCM_CLK_MOD_N(0x3)
  126. #define __PRCM_CLK_MOD0_N_X(n) (((n) >> 1) - 1)
  127. #define PRCM_CLK_MOD0_N(n) __PRCM_CLK_MOD0_N(__PRCM_CLK_MOD0_N_X(n))
  128. #define PRCM_CLK_MOD0_SMPL_PHASE(n) (((n) & 0x7) << 20)
  129. #define PRCM_CLK_MOD0_SMPL_PHASE_MASK PRCM_CLK_MOD0_SMPL_PHASE(0x7)
  130. #define PRCM_CLK_MOD0_SRC_SEL(n) (((n) & 0x7) << 24)
  131. #define PRCM_CLK_MOD0_SRC_SEL_MASK PRCM_CLK_MOD0_SRC_SEL(0x7)
  132. #define PRCM_CLK_MOD0_GATE_EN (0x1 << 31)
  133. #define PRCM_APB0_RESET_PIO (0x1 << 0)
  134. #define PRCM_APB0_RESET_IR (0x1 << 1)
  135. #define PRCM_APB0_RESET_TIMER01 (0x1 << 2)
  136. #define PRCM_APB0_RESET_P2WI (0x1 << 3)
  137. #define PRCM_APB0_RESET_UART (0x1 << 4)
  138. #define PRCM_APB0_RESET_1WIRE (0x1 << 5)
  139. #define PRCM_APB0_RESET_I2C (0x1 << 6)
  140. #define __PRCM_CLK_OUTD_M(n) (((n) & 0x7) << 8)
  141. #define PRCM_CLK_OUTD_M_MASK __PRCM_CLK_OUTD_M(0x7)
  142. #define __PRCM_CLK_OUTD_M_X() ((n) - 1)
  143. #define PRCM_CLK_OUTD_M(n) __PRCM_CLK_OUTD_M(__PRCM_CLK_OUTD_M_X(n))
  144. #define __PRCM_CLK_OUTD_N(n) (((n) & 0x7) << 20)
  145. #define PRCM_CLK_OUTD_N_MASK __PRCM_CLK_OUTD_N(0x7)
  146. #define __PRCM_CLK_OUTD_N_X(n) (((n) >> 1) - 1)
  147. #define PRCM_CLK_OUTD_N(n) __PRCM_CLK_OUTD_N(__PRCM_CLK_OUTD_N_X(n)
  148. #define __PRCM_CLK_OUTD_SRC_SEL(n) (((n) & 0x3) << 24)
  149. #define PRCM_CLK_OUTD_SRC_SEL_MASK __PRCM_CLK_OUTD_SRC_SEL(0x3)
  150. #define __PRCM_CLK_OUTD_SRC_LOSC2 0x0
  151. #define __PRCM_CLK_OUTD_SRC_LOSC 0x1
  152. #define __PRCM_CLK_OUTD_SRC_HOSC 0x2
  153. #define __PRCM_CLK_OUTD_SRC_ERR 0x3
  154. #define PRCM_CLK_OUTD_SRC_LOSC2 \
  155. #deifne __PRCM_CLK_OUTD_SRC_SEL(__PRCM_CLK_OUTD_SRC_LOSC2)
  156. #define PRCM_CLK_OUTD_SRC_LOSC \
  157. #deifne __PRCM_CLK_OUTD_SRC_SEL(__PRCM_CLK_OUTD_SRC_LOSC)
  158. #define PRCM_CLK_OUTD_SRC_HOSC \
  159. #deifne __PRCM_CLK_OUTD_SRC_SEL(__PRCM_CLK_OUTD_SRC_HOSC)
  160. #define PRCM_CLK_OUTD_SRC_ERR \
  161. #deifne __PRCM_CLK_OUTD_SRC_SEL(__PRCM_CLK_OUTD_SRC_ERR)
  162. #define PRCM_CLK_OUTD_EN (0x1 << 31)
  163. #define PRCM_CPU0_PWROFF (0x1 << 0)
  164. #define PRCM_CPU1_PWROFF (0x1 << 1)
  165. #define PRCM_CPU2_PWROFF (0x1 << 2)
  166. #define PRCM_CPU3_PWROFF (0x1 << 3)
  167. #define PRCM_CPU_ALL_PWROFF (0xf << 0)
  168. #define PRCM_VDD_SYS_DRAM_CH0_PAD_HOLD_PWROFF (0x1 << 0)
  169. #define PRCM_VDD_SYS_DRAM_CH1_PAD_HOLD_PWROFF (0x1 << 1)
  170. #define PRCM_VDD_SYS_AVCC_A_PWROFF (0x1 << 2)
  171. #define PRCM_VDD_SYS_CPU0_VDD_PWROFF (0x1 << 3)
  172. #define PRCM_VDD_GPU_PWROFF (0x1 << 0)
  173. #define PRCM_VDD_SYS_RESET (0x1 << 0)
  174. #define PRCM_CPU1_PWR_CLAMP(n) (((n) & 0xff) << 0)
  175. #define PRCM_CPU1_PWR_CLAMP_MASK PRCM_CPU1_PWR_CLAMP(0xff)
  176. #define PRCM_CPU2_PWR_CLAMP(n) (((n) & 0xff) << 0)
  177. #define PRCM_CPU2_PWR_CLAMP_MASK PRCM_CPU2_PWR_CLAMP(0xff)
  178. #define PRCM_CPU3_PWR_CLAMP(n) (((n) & 0xff) << 0)
  179. #define PRCM_CPU3_PWR_CLAMP_MASK PRCM_CPU3_PWR_CLAMP(0xff)
  180. #ifndef __ASSEMBLY__
  181. #include <linux/compiler.h>
  182. struct __packed sunxi_prcm_reg {
  183. u32 cpus_cfg; /* 0x000 */
  184. u8 res0[0x8]; /* 0x004 */
  185. u32 apb0_ratio; /* 0x00c */
  186. u32 cpu0_cfg; /* 0x010 */
  187. u32 cpu1_cfg; /* 0x014 */
  188. u32 cpu2_cfg; /* 0x018 */
  189. u32 cpu3_cfg; /* 0x01c */
  190. u8 res1[0x8]; /* 0x020 */
  191. u32 apb0_gate; /* 0x028 */
  192. u8 res2[0x14]; /* 0x02c */
  193. u32 pll_ctrl0; /* 0x040 */
  194. u32 pll_ctrl1; /* 0x044 */
  195. u8 res3[0x8]; /* 0x048 */
  196. u32 clk_1wire; /* 0x050 */
  197. u32 clk_ir; /* 0x054 */
  198. u8 res4[0x58]; /* 0x058 */
  199. u32 apb0_reset; /* 0x0b0 */
  200. u8 res5[0x3c]; /* 0x0b4 */
  201. u32 clk_outd; /* 0x0f0 */
  202. u8 res6[0xc]; /* 0x0f4 */
  203. u32 cpu_pwroff; /* 0x100 */
  204. u8 res7[0xc]; /* 0x104 */
  205. u32 vdd_sys_pwroff; /* 0x110 */
  206. u8 res8[0x4]; /* 0x114 */
  207. u32 gpu_pwroff; /* 0x118 */
  208. u8 res9[0x4]; /* 0x11c */
  209. u32 vdd_pwr_reset; /* 0x120 */
  210. u8 res10[0x1c]; /* 0x124 */
  211. u32 cpu_pwr_clamp[4]; /* 0x140 but first one is actually unused */
  212. u8 res11[0x30]; /* 0x150 */
  213. u32 dram_pwr; /* 0x180 */
  214. u8 res12[0xc]; /* 0x184 */
  215. u32 dram_tst; /* 0x190 */
  216. };
  217. void prcm_apb0_enable(u32 flags);
  218. void prcm_apb0_disable(u32 flags);
  219. #endif /* __ASSEMBLY__ */
  220. #endif /* _PRCM_H */