cru_rk3288.h 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221
  1. /*
  2. * (C) Copyright 2015 Google, Inc
  3. *
  4. * (C) Copyright 2008-2014 Rockchip Electronics
  5. * Peter, Software Engineering, <superpeter.cai@gmail.com>.
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef _ASM_ARCH_CRU_RK3288_H
  10. #define _ASM_ARCH_CRU_RK3288_H
  11. #define OSC_HZ (24 * 1000 * 1000)
  12. #define APLL_HZ (1800 * 1000000)
  13. #define GPLL_HZ (594 * 1000000)
  14. #define CPLL_HZ (384 * 1000000)
  15. #define NPLL_HZ (384 * 1000000)
  16. /* The SRAM is clocked off aclk_bus, so we want to max it out for boot speed */
  17. #define PD_BUS_ACLK_HZ 297000000
  18. #define PD_BUS_HCLK_HZ 148500000
  19. #define PD_BUS_PCLK_HZ 74250000
  20. #define PERI_ACLK_HZ 148500000
  21. #define PERI_HCLK_HZ 148500000
  22. #define PERI_PCLK_HZ 74250000
  23. /* Private data for the clock driver - used by rockchip_get_cru() */
  24. struct rk3288_clk_priv {
  25. struct rk3288_grf *grf;
  26. struct rk3288_cru *cru;
  27. ulong rate;
  28. };
  29. struct rk3288_cru {
  30. struct rk3288_pll {
  31. u32 con0;
  32. u32 con1;
  33. u32 con2;
  34. u32 con3;
  35. } pll[5];
  36. u32 cru_mode_con;
  37. u32 reserved0[3];
  38. u32 cru_clksel_con[43];
  39. u32 reserved1[21];
  40. u32 cru_clkgate_con[19];
  41. u32 reserved2;
  42. u32 cru_glb_srst_fst_value;
  43. u32 cru_glb_srst_snd_value;
  44. u32 cru_softrst_con[12];
  45. u32 cru_misc_con;
  46. u32 cru_glb_cnt_th;
  47. u32 cru_glb_rst_con;
  48. u32 reserved3;
  49. u32 cru_glb_rst_st;
  50. u32 reserved4;
  51. u32 cru_sdmmc_con[2];
  52. u32 cru_sdio0_con[2];
  53. u32 cru_sdio1_con[2];
  54. u32 cru_emmc_con[2];
  55. };
  56. check_member(rk3288_cru, cru_emmc_con[1], 0x021c);
  57. /* CRU_CLKSEL11_CON */
  58. enum {
  59. HSICPHY_DIV_SHIFT = 8,
  60. HSICPHY_DIV_MASK = 0x3f,
  61. MMC0_PLL_SHIFT = 6,
  62. MMC0_PLL_MASK = 3,
  63. MMC0_PLL_SELECT_CODEC = 0,
  64. MMC0_PLL_SELECT_GENERAL,
  65. MMC0_PLL_SELECT_24MHZ,
  66. MMC0_DIV_SHIFT = 0,
  67. MMC0_DIV_MASK = 0x3f,
  68. };
  69. /* CRU_CLKSEL12_CON */
  70. enum {
  71. EMMC_PLL_SHIFT = 0xe,
  72. EMMC_PLL_MASK = 3,
  73. EMMC_PLL_SELECT_CODEC = 0,
  74. EMMC_PLL_SELECT_GENERAL,
  75. EMMC_PLL_SELECT_24MHZ,
  76. EMMC_DIV_SHIFT = 8,
  77. EMMC_DIV_MASK = 0x3f,
  78. SDIO0_PLL_SHIFT = 6,
  79. SDIO0_PLL_MASK = 3,
  80. SDIO0_PLL_SELECT_CODEC = 0,
  81. SDIO0_PLL_SELECT_GENERAL,
  82. SDIO0_PLL_SELECT_24MHZ,
  83. SDIO0_DIV_SHIFT = 0,
  84. SDIO0_DIV_MASK = 0x3f,
  85. };
  86. /* CRU_CLKSEL21_CON */
  87. enum {
  88. MAC_DIV_CON_SHIFT = 0xf,
  89. MAC_DIV_CON_MASK = 0x1f,
  90. RMII_EXTCLK_SHIFT = 4,
  91. RMII_EXTCLK_MASK = 1,
  92. RMII_EXTCLK_SELECT_INT_DIV_CLK = 0,
  93. RMII_EXTCLK_SELECT_EXT_CLK = 1,
  94. EMAC_PLL_SHIFT = 0,
  95. EMAC_PLL_MASK = 0x3,
  96. EMAC_PLL_SELECT_NEW = 0x0,
  97. EMAC_PLL_SELECT_CODEC = 0x1,
  98. EMAC_PLL_SELECT_GENERAL = 0x2,
  99. };
  100. /* CRU_CLKSEL25_CON */
  101. enum {
  102. SPI1_PLL_SHIFT = 0xf,
  103. SPI1_PLL_MASK = 1,
  104. SPI1_PLL_SELECT_CODEC = 0,
  105. SPI1_PLL_SELECT_GENERAL,
  106. SPI1_DIV_SHIFT = 8,
  107. SPI1_DIV_MASK = 0x7f,
  108. SPI0_PLL_SHIFT = 7,
  109. SPI0_PLL_MASK = 1,
  110. SPI0_PLL_SELECT_CODEC = 0,
  111. SPI0_PLL_SELECT_GENERAL,
  112. SPI0_DIV_SHIFT = 0,
  113. SPI0_DIV_MASK = 0x7f,
  114. };
  115. /* CRU_CLKSEL37_CON */
  116. enum {
  117. PCLK_CORE_DBG_DIV_SHIFT = 9,
  118. PCLK_CORE_DBG_DIV_MASK = 0x1f,
  119. ATCLK_CORE_DIV_CON_SHIFT = 4,
  120. ATCLK_CORE_DIV_CON_MASK = 0x1f,
  121. CLK_L2RAM_DIV_SHIFT = 0,
  122. CLK_L2RAM_DIV_MASK = 7,
  123. };
  124. /* CRU_CLKSEL39_CON */
  125. enum {
  126. ACLK_HEVC_PLL_SHIFT = 0xe,
  127. ACLK_HEVC_PLL_MASK = 3,
  128. ACLK_HEVC_PLL_SELECT_CODEC = 0,
  129. ACLK_HEVC_PLL_SELECT_GENERAL,
  130. ACLK_HEVC_PLL_SELECT_NEW,
  131. ACLK_HEVC_DIV_SHIFT = 8,
  132. ACLK_HEVC_DIV_MASK = 0x1f,
  133. SPI2_PLL_SHIFT = 7,
  134. SPI2_PLL_MASK = 1,
  135. SPI2_PLL_SELECT_CODEC = 0,
  136. SPI2_PLL_SELECT_GENERAL,
  137. SPI2_DIV_SHIFT = 0,
  138. SPI2_DIV_MASK = 0x7f,
  139. };
  140. /* CRU_MODE_CON */
  141. enum {
  142. NPLL_MODE_SHIFT = 0xe,
  143. NPLL_MODE_MASK = 3,
  144. NPLL_MODE_SLOW = 0,
  145. NPLL_MODE_NORMAL,
  146. NPLL_MODE_DEEP,
  147. GPLL_MODE_SHIFT = 0xc,
  148. GPLL_MODE_MASK = 3,
  149. GPLL_MODE_SLOW = 0,
  150. GPLL_MODE_NORMAL,
  151. GPLL_MODE_DEEP,
  152. CPLL_MODE_SHIFT = 8,
  153. CPLL_MODE_MASK = 3,
  154. CPLL_MODE_SLOW = 0,
  155. CPLL_MODE_NORMAL,
  156. CPLL_MODE_DEEP,
  157. DPLL_MODE_SHIFT = 4,
  158. DPLL_MODE_MASK = 3,
  159. DPLL_MODE_SLOW = 0,
  160. DPLL_MODE_NORMAL,
  161. DPLL_MODE_DEEP,
  162. APLL_MODE_SHIFT = 0,
  163. APLL_MODE_MASK = 3,
  164. APLL_MODE_SLOW = 0,
  165. APLL_MODE_NORMAL,
  166. APLL_MODE_DEEP,
  167. };
  168. /* CRU_APLL_CON0 */
  169. enum {
  170. CLKR_SHIFT = 8,
  171. CLKR_MASK = 0x3f,
  172. CLKOD_SHIFT = 0,
  173. CLKOD_MASK = 0xf,
  174. };
  175. /* CRU_APLL_CON1 */
  176. enum {
  177. LOCK_SHIFT = 0x1f,
  178. LOCK_MASK = 1,
  179. LOCK_UNLOCK = 0,
  180. LOCK_LOCK,
  181. CLKF_SHIFT = 0,
  182. CLKF_MASK = 0x1fff,
  183. };
  184. #endif