clock.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403
  1. /*
  2. * (C) Copyright 2010
  3. * Texas Instruments, <www.ti.com>
  4. *
  5. * Aneesh V <aneesh@ti.com>
  6. * Sricharan R <r.sricharan@ti.com>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #ifndef _CLOCKS_OMAP5_H_
  11. #define _CLOCKS_OMAP5_H_
  12. #include <common.h>
  13. #include <asm/omap_common.h>
  14. /*
  15. * Assuming a maximum of 1.5 GHz ARM speed and a minimum of 2 cycles per
  16. * loop, allow for a minimum of 2 ms wait (in reality the wait will be
  17. * much more than that)
  18. */
  19. #define LDELAY 1000000
  20. /* CM_DLL_CTRL */
  21. #define CM_DLL_CTRL_OVERRIDE_SHIFT 0
  22. #define CM_DLL_CTRL_OVERRIDE_MASK (1 << 0)
  23. #define CM_DLL_CTRL_NO_OVERRIDE 0
  24. /* CM_CLKMODE_DPLL */
  25. #define CM_CLKMODE_DPLL_REGM4XEN_SHIFT 11
  26. #define CM_CLKMODE_DPLL_REGM4XEN_MASK (1 << 11)
  27. #define CM_CLKMODE_DPLL_LPMODE_EN_SHIFT 10
  28. #define CM_CLKMODE_DPLL_LPMODE_EN_MASK (1 << 10)
  29. #define CM_CLKMODE_DPLL_RELOCK_RAMP_EN_SHIFT 9
  30. #define CM_CLKMODE_DPLL_RELOCK_RAMP_EN_MASK (1 << 9)
  31. #define CM_CLKMODE_DPLL_DRIFTGUARD_EN_SHIFT 8
  32. #define CM_CLKMODE_DPLL_DRIFTGUARD_EN_MASK (1 << 8)
  33. #define CM_CLKMODE_DPLL_RAMP_RATE_SHIFT 5
  34. #define CM_CLKMODE_DPLL_RAMP_RATE_MASK (0x7 << 5)
  35. #define CM_CLKMODE_DPLL_EN_SHIFT 0
  36. #define CM_CLKMODE_DPLL_EN_MASK (0x7 << 0)
  37. #define CM_CLKMODE_DPLL_DPLL_EN_SHIFT 0
  38. #define CM_CLKMODE_DPLL_DPLL_EN_MASK 7
  39. #define DPLL_EN_STOP 1
  40. #define DPLL_EN_MN_BYPASS 4
  41. #define DPLL_EN_LOW_POWER_BYPASS 5
  42. #define DPLL_EN_FAST_RELOCK_BYPASS 6
  43. #define DPLL_EN_LOCK 7
  44. /* CM_IDLEST_DPLL fields */
  45. #define ST_DPLL_CLK_MASK 1
  46. /* SGX */
  47. #define CLKSEL_GPU_HYD_GCLK_MASK (1 << 25)
  48. #define CLKSEL_GPU_CORE_GCLK_MASK (1 << 24)
  49. /* CM_CLKSEL_DPLL */
  50. #define CM_CLKSEL_DPLL_DPLL_SD_DIV_SHIFT 24
  51. #define CM_CLKSEL_DPLL_DPLL_SD_DIV_MASK (0xFF << 24)
  52. #define CM_CLKSEL_DPLL_M_SHIFT 8
  53. #define CM_CLKSEL_DPLL_M_MASK (0x7FF << 8)
  54. #define CM_CLKSEL_DPLL_N_SHIFT 0
  55. #define CM_CLKSEL_DPLL_N_MASK 0x7F
  56. #define CM_CLKSEL_DCC_EN_SHIFT 22
  57. #define CM_CLKSEL_DCC_EN_MASK (1 << 22)
  58. /* CM_SYS_CLKSEL */
  59. #define CM_SYS_CLKSEL_SYS_CLKSEL_MASK 7
  60. /* CM_CLKSEL_CORE */
  61. #define CLKSEL_CORE_SHIFT 0
  62. #define CLKSEL_L3_SHIFT 4
  63. #define CLKSEL_L4_SHIFT 8
  64. #define CLKSEL_CORE_X2_DIV_1 0
  65. #define CLKSEL_L3_CORE_DIV_2 1
  66. #define CLKSEL_L4_L3_DIV_2 1
  67. /* CM_ABE_PLL_REF_CLKSEL */
  68. #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_SHIFT 0
  69. #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_MASK 1
  70. #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_SYSCLK 0
  71. #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_32KCLK 1
  72. /* CM_CLKSEL_ABE_PLL_SYS */
  73. #define CM_CLKSEL_ABE_PLL_SYS_CLKSEL_SHIFT 0
  74. #define CM_CLKSEL_ABE_PLL_SYS_CLKSEL_MASK 1
  75. #define CM_ABE_PLL_SYS_CLKSEL_SYSCLK1 0
  76. #define CM_ABE_PLL_SYS_CLKSEL_SYSCLK2 1
  77. /* CM_BYPCLK_DPLL_IVA */
  78. #define CM_BYPCLK_DPLL_IVA_CLKSEL_SHIFT 0
  79. #define CM_BYPCLK_DPLL_IVA_CLKSEL_MASK 3
  80. #define DPLL_IVA_CLKSEL_CORE_X2_DIV_2 1
  81. /* CM_SHADOW_FREQ_CONFIG1 */
  82. #define SHADOW_FREQ_CONFIG1_FREQ_UPDATE_MASK 1
  83. #define SHADOW_FREQ_CONFIG1_DLL_OVERRIDE_MASK 4
  84. #define SHADOW_FREQ_CONFIG1_DLL_RESET_MASK 8
  85. #define SHADOW_FREQ_CONFIG1_DPLL_EN_SHIFT 8
  86. #define SHADOW_FREQ_CONFIG1_DPLL_EN_MASK (7 << 8)
  87. #define SHADOW_FREQ_CONFIG1_M2_DIV_SHIFT 11
  88. #define SHADOW_FREQ_CONFIG1_M2_DIV_MASK (0x1F << 11)
  89. /*CM_<clock_domain>__CLKCTRL */
  90. #define CD_CLKCTRL_CLKTRCTRL_SHIFT 0
  91. #define CD_CLKCTRL_CLKTRCTRL_MASK 3
  92. #define CD_CLKCTRL_CLKTRCTRL_NO_SLEEP 0
  93. #define CD_CLKCTRL_CLKTRCTRL_SW_SLEEP 1
  94. #define CD_CLKCTRL_CLKTRCTRL_SW_WKUP 2
  95. #define CD_CLKCTRL_CLKTRCTRL_HW_AUTO 3
  96. /* CM_<clock_domain>_<module>_CLKCTRL */
  97. #define MODULE_CLKCTRL_MODULEMODE_SHIFT 0
  98. #define MODULE_CLKCTRL_MODULEMODE_MASK 3
  99. #define MODULE_CLKCTRL_IDLEST_SHIFT 16
  100. #define MODULE_CLKCTRL_IDLEST_MASK (3 << 16)
  101. #define MODULE_CLKCTRL_MODULEMODE_SW_DISABLE 0
  102. #define MODULE_CLKCTRL_MODULEMODE_HW_AUTO 1
  103. #define MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN 2
  104. #define MODULE_CLKCTRL_IDLEST_FULLY_FUNCTIONAL 0
  105. #define MODULE_CLKCTRL_IDLEST_TRANSITIONING 1
  106. #define MODULE_CLKCTRL_IDLEST_IDLE 2
  107. #define MODULE_CLKCTRL_IDLEST_DISABLED 3
  108. /* CM_L4PER_GPIO4_CLKCTRL */
  109. #define GPIO4_CLKCTRL_OPTFCLKEN_MASK (1 << 8)
  110. /* CM_L3INIT_HSMMCn_CLKCTRL */
  111. #define HSMMC_CLKCTRL_CLKSEL_MASK (1 << 24)
  112. #define HSMMC_CLKCTRL_CLKSEL_DIV_MASK (1 << 25)
  113. /* CM_L3INIT_SATA_CLKCTRL */
  114. #define SATA_CLKCTRL_OPTFCLKEN_MASK (1 << 8)
  115. /* CM_WKUP_GPTIMER1_CLKCTRL */
  116. #define GPTIMER1_CLKCTRL_CLKSEL_MASK (1 << 24)
  117. /* CM_CAM_ISS_CLKCTRL */
  118. #define ISS_CLKCTRL_OPTFCLKEN_MASK (1 << 8)
  119. /* CM_DSS_DSS_CLKCTRL */
  120. #define DSS_CLKCTRL_OPTFCLKEN_MASK 0xF00
  121. /* CM_L3INIT_USBPHY_CLKCTRL */
  122. #define USBPHY_CLKCTRL_OPTFCLKEN_PHY_48M_MASK 8
  123. /* CM_L3INIT_USB_HOST_HS_CLKCTRL */
  124. #define OPTFCLKEN_FUNC48M_CLK (1 << 15)
  125. #define OPTFCLKEN_HSIC480M_P2_CLK (1 << 14)
  126. #define OPTFCLKEN_HSIC480M_P1_CLK (1 << 13)
  127. #define OPTFCLKEN_HSIC60M_P2_CLK (1 << 12)
  128. #define OPTFCLKEN_HSIC60M_P1_CLK (1 << 11)
  129. #define OPTFCLKEN_UTMI_P3_CLK (1 << 10)
  130. #define OPTFCLKEN_UTMI_P2_CLK (1 << 9)
  131. #define OPTFCLKEN_UTMI_P1_CLK (1 << 8)
  132. #define OPTFCLKEN_HSIC480M_P3_CLK (1 << 7)
  133. #define OPTFCLKEN_HSIC60M_P3_CLK (1 << 6)
  134. /* CM_L3INIT_USB_TLL_HS_CLKCTRL */
  135. #define OPTFCLKEN_USB_CH0_CLK_ENABLE (1 << 8)
  136. #define OPTFCLKEN_USB_CH1_CLK_ENABLE (1 << 9)
  137. #define OPTFCLKEN_USB_CH2_CLK_ENABLE (1 << 10)
  138. /* CM_COREAON_USB_PHY_CORE_CLKCTRL */
  139. #define USBPHY_CORE_CLKCTRL_OPTFCLKEN_CLK32K (1 << 8)
  140. /* CM_COREAON_L3INIT_60M_GFCLK_CLKCTRL */
  141. #define L3INIT_CLKCTRL_OPTFCLKEN_60M_GFCLK (1 << 8)
  142. /* CM_L3INIT_USB_OTG_SS_CLKCTRL */
  143. #define OTG_SS_CLKCTRL_MODULEMODE_HW (1 << 0)
  144. #define OPTFCLKEN_REFCLK960M (1 << 8)
  145. /* CM_L3INIT_OCP2SCP1_CLKCTRL */
  146. #define OCP2SCP1_CLKCTRL_MODULEMODE_HW (1 << 0)
  147. /* CM_MPU_MPU_CLKCTRL */
  148. #define MPU_CLKCTRL_CLKSEL_EMIF_DIV_MODE_SHIFT 24
  149. #define MPU_CLKCTRL_CLKSEL_EMIF_DIV_MODE_MASK (3 << 24)
  150. #define MPU_CLKCTRL_CLKSEL_ABE_DIV_MODE_SHIFT 26
  151. #define MPU_CLKCTRL_CLKSEL_ABE_DIV_MODE_MASK (1 << 26)
  152. /* CM_WKUPAON_SCRM_CLKCTRL */
  153. #define OPTFCLKEN_SCRM_PER_SHIFT 9
  154. #define OPTFCLKEN_SCRM_PER_MASK (1 << 9)
  155. #define OPTFCLKEN_SCRM_CORE_SHIFT 8
  156. #define OPTFCLKEN_SCRM_CORE_MASK (1 << 8)
  157. /* CM_COREAON_IO_SRCOMP_CLKCTRL */
  158. #define OPTFCLKEN_SRCOMP_FCLK_SHIFT 8
  159. #define OPTFCLKEN_SRCOMP_FCLK_MASK (1 << 8)
  160. /* PRM_RSTTIME */
  161. #define RSTTIME1_SHIFT 0
  162. #define RSTTIME1_MASK (0x3ff << 0)
  163. /* Clock frequencies */
  164. #define OMAP_SYS_CLK_IND_38_4_MHZ 6
  165. /* PRM_VC_VAL_BYPASS */
  166. #define PRM_VC_I2C_CHANNEL_FREQ_KHZ 400
  167. /* CTRL_CORE_SRCOMP_NORTH_SIDE */
  168. #define USB2PHY_DISCHGDET (1 << 29)
  169. #define USB2PHY_AUTORESUME_EN (1 << 30)
  170. /* SMPS */
  171. #define SMPS_I2C_SLAVE_ADDR 0x12
  172. #define SMPS_REG_ADDR_12_MPU 0x23
  173. #define SMPS_REG_ADDR_45_IVA 0x2B
  174. #define SMPS_REG_ADDR_8_CORE 0x37
  175. /* PALMAS VOLTAGE SETTINGS in mv for OPP_NOMINAL */
  176. /* ES1.0 settings */
  177. #define VDD_MPU 1040
  178. #define VDD_MM 1040
  179. #define VDD_CORE 1040
  180. #define VDD_MPU_LOW 890
  181. #define VDD_MM_LOW 890
  182. #define VDD_CORE_LOW 890
  183. /* ES2.0 settings */
  184. #define VDD_MPU_ES2 1060
  185. #define VDD_MM_ES2 1025
  186. #define VDD_CORE_ES2 1040
  187. #define VDD_MPU_ES2_HIGH 1250
  188. #define VDD_MM_ES2_OD 1120
  189. #define VDD_MPU_ES2_LOW 880
  190. #define VDD_MM_ES2_LOW 880
  191. /* DRA74x/75x/72x voltage settings in mv for OPP_NOM per DM */
  192. #define VDD_MPU_DRA7_NOM 1150
  193. #define VDD_CORE_DRA7_NOM 1150
  194. #define VDD_EVE_DRA7_NOM 1060
  195. #define VDD_GPU_DRA7_NOM 1060
  196. #define VDD_IVA_DRA7_NOM 1060
  197. /* DRA74x/75x/72x voltage settings in mv for OPP_OD per DM */
  198. #define VDD_EVE_DRA7_OD 1150
  199. #define VDD_GPU_DRA7_OD 1150
  200. #define VDD_IVA_DRA7_OD 1150
  201. /* DRA74x/75x/72x voltage settings in mv for OPP_HIGH per DM */
  202. #define VDD_EVE_DRA7_HIGH 1250
  203. #define VDD_GPU_DRA7_HIGH 1250
  204. #define VDD_IVA_DRA7_HIGH 1250
  205. /* Efuse register offsets for DRA7xx platform */
  206. #define DRA752_EFUSE_BASE 0x4A002000
  207. #define DRA752_EFUSE_REGBITS 16
  208. /* STD_FUSE_OPP_VMIN_IVA_2 */
  209. #define STD_FUSE_OPP_VMIN_IVA_NOM (DRA752_EFUSE_BASE + 0x05CC)
  210. /* STD_FUSE_OPP_VMIN_IVA_3 */
  211. #define STD_FUSE_OPP_VMIN_IVA_OD (DRA752_EFUSE_BASE + 0x05D0)
  212. /* STD_FUSE_OPP_VMIN_IVA_4 */
  213. #define STD_FUSE_OPP_VMIN_IVA_HIGH (DRA752_EFUSE_BASE + 0x05D4)
  214. /* STD_FUSE_OPP_VMIN_DSPEVE_2 */
  215. #define STD_FUSE_OPP_VMIN_DSPEVE_NOM (DRA752_EFUSE_BASE + 0x05E0)
  216. /* STD_FUSE_OPP_VMIN_DSPEVE_3 */
  217. #define STD_FUSE_OPP_VMIN_DSPEVE_OD (DRA752_EFUSE_BASE + 0x05E4)
  218. /* STD_FUSE_OPP_VMIN_DSPEVE_4 */
  219. #define STD_FUSE_OPP_VMIN_DSPEVE_HIGH (DRA752_EFUSE_BASE + 0x05E8)
  220. /* STD_FUSE_OPP_VMIN_CORE_2 */
  221. #define STD_FUSE_OPP_VMIN_CORE_NOM (DRA752_EFUSE_BASE + 0x05F4)
  222. /* STD_FUSE_OPP_VMIN_GPU_2 */
  223. #define STD_FUSE_OPP_VMIN_GPU_NOM (DRA752_EFUSE_BASE + 0x1B08)
  224. /* STD_FUSE_OPP_VMIN_GPU_3 */
  225. #define STD_FUSE_OPP_VMIN_GPU_OD (DRA752_EFUSE_BASE + 0x1B0C)
  226. /* STD_FUSE_OPP_VMIN_GPU_4 */
  227. #define STD_FUSE_OPP_VMIN_GPU_HIGH (DRA752_EFUSE_BASE + 0x1B10)
  228. /* STD_FUSE_OPP_VMIN_MPU_2 */
  229. #define STD_FUSE_OPP_VMIN_MPU_NOM (DRA752_EFUSE_BASE + 0x1B20)
  230. /* STD_FUSE_OPP_VMIN_MPU_3 */
  231. #define STD_FUSE_OPP_VMIN_MPU_OD (DRA752_EFUSE_BASE + 0x1B24)
  232. /* STD_FUSE_OPP_VMIN_MPU_4 */
  233. #define STD_FUSE_OPP_VMIN_MPU_HIGH (DRA752_EFUSE_BASE + 0x1B28)
  234. #if defined(CONFIG_DRA7_MPU_OPP_HIGH)
  235. #define DRA7_MPU_OPP OPP_HIGH
  236. #elif defined(CONFIG_DRA7_MPU_OPP_OD)
  237. #define DRA7_MPU_OPP OPP_OD
  238. #else /* OPP_NOM default */
  239. #define DRA7_MPU_OPP OPP_NOM
  240. #endif
  241. /* OPP_NOM only available option for CORE */
  242. #define DRA7_CORE_OPP OPP_NOM
  243. #if defined(CONFIG_DRA7_DSPEVE_OPP_HIGH)
  244. #define DRA7_DSPEVE_OPP OPP_HIGH
  245. #elif defined(CONFIG_DRA7_DSPEVE_OPP_OD)
  246. #define DRA7_DSPEVE_OPP OPP_OD
  247. #else /* OPP_NOM default */
  248. #define DRA7_DSPEVE_OPP OPP_NOM
  249. #endif
  250. #if defined(CONFIG_DRA7_IVA_OPP_HIGH)
  251. #define DRA7_IVA_OPP OPP_HIGH
  252. #elif defined(CONFIG_DRA7_IVA_OPP_OD)
  253. #define DRA7_IVA_OPP OPP_OD
  254. #else /* OPP_NOM default */
  255. #define DRA7_IVA_OPP OPP_NOM
  256. #endif
  257. #if defined(CONFIG_DRA7_GPU_OPP_HIGH)
  258. #define DRA7_GPU_OPP OPP_HIGH
  259. #elif defined(CONFIG_DRA7_GPU_OPP_OD)
  260. #define DRA7_GPU_OPP OPP_OD
  261. #else /* OPP_NOM default */
  262. #define DRA7_GPU_OPP OPP_NOM
  263. #endif
  264. /* Standard offset is 0.5v expressed in uv */
  265. #define PALMAS_SMPS_BASE_VOLT_UV 500000
  266. /* Offset is 0.73V for LP873x */
  267. #define LP873X_BUCK_BASE_VOLT_UV 730000
  268. /* TPS659038 */
  269. #define TPS659038_I2C_SLAVE_ADDR 0x58
  270. #define TPS659038_REG_ADDR_SMPS12 0x23
  271. #define TPS659038_REG_ADDR_SMPS45 0x2B
  272. #define TPS659038_REG_ADDR_SMPS6 0x2F
  273. #define TPS659038_REG_ADDR_SMPS7 0x33
  274. #define TPS659038_REG_ADDR_SMPS8 0x37
  275. /* TPS65917 */
  276. #define TPS65917_I2C_SLAVE_ADDR 0x58
  277. #define TPS65917_REG_ADDR_SMPS1 0x23
  278. #define TPS65917_REG_ADDR_SMPS2 0x27
  279. #define TPS65917_REG_ADDR_SMPS3 0x2F
  280. /* LP873X */
  281. #define LP873X_I2C_SLAVE_ADDR 0x60
  282. #define LP873X_REG_ADDR_BUCK0 0x6
  283. #define LP873X_REG_ADDR_BUCK1 0x7
  284. #define LP873X_REG_ADDR_LDO1 0xA
  285. /* TPS */
  286. #define TPS62361_I2C_SLAVE_ADDR 0x60
  287. #define TPS62361_REG_ADDR_SET0 0x0
  288. #define TPS62361_REG_ADDR_SET1 0x1
  289. #define TPS62361_REG_ADDR_SET2 0x2
  290. #define TPS62361_REG_ADDR_SET3 0x3
  291. #define TPS62361_REG_ADDR_CTRL 0x4
  292. #define TPS62361_REG_ADDR_TEMP 0x5
  293. #define TPS62361_REG_ADDR_RMP_CTRL 0x6
  294. #define TPS62361_REG_ADDR_CHIP_ID 0x8
  295. #define TPS62361_REG_ADDR_CHIP_ID_2 0x9
  296. #define TPS62361_BASE_VOLT_MV 500
  297. #define TPS62361_VSEL0_GPIO 7
  298. /* Defines for DPLL setup */
  299. #define DPLL_LOCKED_FREQ_TOLERANCE_0 0
  300. #define DPLL_LOCKED_FREQ_TOLERANCE_500_KHZ 500
  301. #define DPLL_LOCKED_FREQ_TOLERANCE_1_MHZ 1000
  302. #define DPLL_NO_LOCK 0
  303. #define DPLL_LOCK 1
  304. /*
  305. * MAX value for PRM_RSTTIME[9:0]RSTTIME1 stored is 0x3ff.
  306. * 0x3ff is in the no of FUNC_32K_CLK cycles. Converting cycles
  307. * into microsec and passing the value.
  308. */
  309. #define CONFIG_DEFAULT_OMAP_RESET_TIME_MAX_USEC 31219
  310. #if defined(CONFIG_DRA7XX)
  311. #define V_OSCK 20000000 /* Clock output from T2 */
  312. #else
  313. #define V_OSCK 19200000 /* Clock output from T2 */
  314. #endif
  315. #define V_SCLK V_OSCK
  316. /* CKO buffer control */
  317. #define CKOBUFFER_CLK_ENABLE_MASK (1 << 28)
  318. /* AUXCLKx reg fields */
  319. #define AUXCLK_ENABLE_MASK (1 << 8)
  320. #define AUXCLK_SRCSELECT_SHIFT 1
  321. #define AUXCLK_SRCSELECT_MASK (3 << 1)
  322. #define AUXCLK_CLKDIV_SHIFT 16
  323. #define AUXCLK_CLKDIV_MASK (0xF << 16)
  324. #define AUXCLK_SRCSELECT_SYS_CLK 0
  325. #define AUXCLK_SRCSELECT_CORE_DPLL 1
  326. #define AUXCLK_SRCSELECT_PER_DPLL 2
  327. #define AUXCLK_SRCSELECT_ALTERNATE 3
  328. #endif /* _CLOCKS_OMAP5_H_ */