imx-regs.h 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989
  1. /*
  2. * Copyright (C) 2011 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __ASM_ARCH_MX6_IMX_REGS_H__
  7. #define __ASM_ARCH_MX6_IMX_REGS_H__
  8. #define ARCH_MXC
  9. #define ROMCP_ARB_BASE_ADDR 0x00000000
  10. #define ROMCP_ARB_END_ADDR 0x000FFFFF
  11. #ifdef CONFIG_MX6SL
  12. #define GPU_2D_ARB_BASE_ADDR 0x02200000
  13. #define GPU_2D_ARB_END_ADDR 0x02203FFF
  14. #define OPENVG_ARB_BASE_ADDR 0x02204000
  15. #define OPENVG_ARB_END_ADDR 0x02207FFF
  16. #elif (defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
  17. #define CAAM_ARB_BASE_ADDR 0x00100000
  18. #define CAAM_ARB_END_ADDR 0x00107FFF
  19. #define GPU_ARB_BASE_ADDR 0x01800000
  20. #define GPU_ARB_END_ADDR 0x01803FFF
  21. #define APBH_DMA_ARB_BASE_ADDR 0x01804000
  22. #define APBH_DMA_ARB_END_ADDR 0x0180BFFF
  23. #define M4_BOOTROM_BASE_ADDR 0x007F8000
  24. #elif !defined(CONFIG_MX6SLL)
  25. #define CAAM_ARB_BASE_ADDR 0x00100000
  26. #define CAAM_ARB_END_ADDR 0x00103FFF
  27. #define APBH_DMA_ARB_BASE_ADDR 0x00110000
  28. #define APBH_DMA_ARB_END_ADDR 0x00117FFF
  29. #define HDMI_ARB_BASE_ADDR 0x00120000
  30. #define HDMI_ARB_END_ADDR 0x00128FFF
  31. #define GPU_3D_ARB_BASE_ADDR 0x00130000
  32. #define GPU_3D_ARB_END_ADDR 0x00133FFF
  33. #define GPU_2D_ARB_BASE_ADDR 0x00134000
  34. #define GPU_2D_ARB_END_ADDR 0x00137FFF
  35. #define DTCP_ARB_BASE_ADDR 0x00138000
  36. #define DTCP_ARB_END_ADDR 0x0013BFFF
  37. #endif /* CONFIG_MX6SL */
  38. #define MXS_APBH_BASE APBH_DMA_ARB_BASE_ADDR
  39. #define MXS_GPMI_BASE (APBH_DMA_ARB_BASE_ADDR + 0x02000)
  40. #define MXS_BCH_BASE (APBH_DMA_ARB_BASE_ADDR + 0x04000)
  41. /* GPV - PL301 configuration ports */
  42. #if (defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL) || \
  43. defined(CONFIG_MX6SL) || defined(CONFIG_MX6SLL))
  44. #define GPV2_BASE_ADDR 0x00D00000
  45. #define GPV3_BASE_ADDR 0x00E00000
  46. #define GPV4_BASE_ADDR 0x00F00000
  47. #define GPV5_BASE_ADDR 0x01000000
  48. #define GPV6_BASE_ADDR 0x01100000
  49. #define PCIE_ARB_BASE_ADDR 0x08000000
  50. #define PCIE_ARB_END_ADDR 0x08FFFFFF
  51. #else
  52. #define GPV2_BASE_ADDR 0x00200000
  53. #define GPV3_BASE_ADDR 0x00300000
  54. #define GPV4_BASE_ADDR 0x00800000
  55. #define PCIE_ARB_BASE_ADDR 0x01000000
  56. #define PCIE_ARB_END_ADDR 0x01FFFFFF
  57. #endif
  58. #define IRAM_BASE_ADDR 0x00900000
  59. #define SCU_BASE_ADDR 0x00A00000
  60. #define IC_INTERFACES_BASE_ADDR 0x00A00100
  61. #define GLOBAL_TIMER_BASE_ADDR 0x00A00200
  62. #define PRIVATE_TIMERS_WD_BASE_ADDR 0x00A00600
  63. #define IC_DISTRIBUTOR_BASE_ADDR 0x00A01000
  64. #define L2_PL310_BASE 0x00A02000
  65. #define GPV0_BASE_ADDR 0x00B00000
  66. #define GPV1_BASE_ADDR 0x00C00000
  67. #define AIPS1_ARB_BASE_ADDR 0x02000000
  68. #define AIPS1_ARB_END_ADDR 0x020FFFFF
  69. #define AIPS2_ARB_BASE_ADDR 0x02100000
  70. #define AIPS2_ARB_END_ADDR 0x021FFFFF
  71. /* AIPS3 only on i.MX6SX */
  72. #define AIPS3_ARB_BASE_ADDR 0x02200000
  73. #define AIPS3_ARB_END_ADDR 0x022FFFFF
  74. #ifdef CONFIG_MX6SX
  75. #define WEIM_ARB_BASE_ADDR 0x50000000
  76. #define WEIM_ARB_END_ADDR 0x57FFFFFF
  77. #define QSPI0_AMBA_BASE 0x60000000
  78. #define QSPI0_AMBA_END 0x6FFFFFFF
  79. #define QSPI1_AMBA_BASE 0x70000000
  80. #define QSPI1_AMBA_END 0x7FFFFFFF
  81. #elif defined(CONFIG_MX6UL)
  82. #define WEIM_ARB_BASE_ADDR 0x50000000
  83. #define WEIM_ARB_END_ADDR 0x57FFFFFF
  84. #define QSPI0_AMBA_BASE 0x60000000
  85. #define QSPI0_AMBA_END 0x6FFFFFFF
  86. #elif !defined(CONFIG_MX6SLL)
  87. #define SATA_ARB_BASE_ADDR 0x02200000
  88. #define SATA_ARB_END_ADDR 0x02203FFF
  89. #define OPENVG_ARB_BASE_ADDR 0x02204000
  90. #define OPENVG_ARB_END_ADDR 0x02207FFF
  91. #define HSI_ARB_BASE_ADDR 0x02208000
  92. #define HSI_ARB_END_ADDR 0x0220BFFF
  93. #define IPU1_ARB_BASE_ADDR 0x02400000
  94. #define IPU1_ARB_END_ADDR 0x027FFFFF
  95. #define IPU2_ARB_BASE_ADDR 0x02800000
  96. #define IPU2_ARB_END_ADDR 0x02BFFFFF
  97. #define WEIM_ARB_BASE_ADDR 0x08000000
  98. #define WEIM_ARB_END_ADDR 0x0FFFFFFF
  99. #endif
  100. #if (defined(CONFIG_MX6SLL) || defined(CONFIG_MX6SL) || \
  101. defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
  102. #define MMDC0_ARB_BASE_ADDR 0x80000000
  103. #define MMDC0_ARB_END_ADDR 0xFFFFFFFF
  104. #define MMDC1_ARB_BASE_ADDR 0xC0000000
  105. #define MMDC1_ARB_END_ADDR 0xFFFFFFFF
  106. #else
  107. #define MMDC0_ARB_BASE_ADDR 0x10000000
  108. #define MMDC0_ARB_END_ADDR 0x7FFFFFFF
  109. #define MMDC1_ARB_BASE_ADDR 0x80000000
  110. #define MMDC1_ARB_END_ADDR 0xFFFFFFFF
  111. #endif
  112. #ifndef CONFIG_MX6SX
  113. #define IPU_SOC_BASE_ADDR IPU1_ARB_BASE_ADDR
  114. #define IPU_SOC_OFFSET 0x00200000
  115. #endif
  116. /* Defines for Blocks connected via AIPS (SkyBlue) */
  117. #define ATZ1_BASE_ADDR AIPS1_ARB_BASE_ADDR
  118. #define ATZ2_BASE_ADDR AIPS2_ARB_BASE_ADDR
  119. #define ATZ3_BASE_ADDR AIPS3_ARB_BASE_ADDR
  120. #define AIPS1_BASE_ADDR AIPS1_ON_BASE_ADDR
  121. #define AIPS2_BASE_ADDR AIPS2_ON_BASE_ADDR
  122. #define AIPS3_BASE_ADDR AIPS3_ON_BASE_ADDR
  123. #define SPDIF_BASE_ADDR (ATZ1_BASE_ADDR + 0x04000)
  124. #define ECSPI1_BASE_ADDR (ATZ1_BASE_ADDR + 0x08000)
  125. #define ECSPI2_BASE_ADDR (ATZ1_BASE_ADDR + 0x0C000)
  126. #define ECSPI3_BASE_ADDR (ATZ1_BASE_ADDR + 0x10000)
  127. #define ECSPI4_BASE_ADDR (ATZ1_BASE_ADDR + 0x14000)
  128. #define MX6SL_UART5_BASE_ADDR (ATZ1_BASE_ADDR + 0x18000)
  129. #define MX6SLL_UART4_BASE_ADDR (ATZ1_BASE_ADDR + 0x18000)
  130. #define MX6UL_UART7_BASE_ADDR (ATZ1_BASE_ADDR + 0x18000)
  131. #define MX6SL_UART2_BASE_ADDR (ATZ1_BASE_ADDR + 0x24000)
  132. #define MX6SLL_UART2_BASE_ADDR (ATZ1_BASE_ADDR + 0x24000)
  133. #define MX6UL_UART8_BASE_ADDR (ATZ1_BASE_ADDR + 0x24000)
  134. #define MX6SL_UART3_BASE_ADDR (ATZ1_BASE_ADDR + 0x34000)
  135. #define MX6SLL_UART3_BASE_ADDR (ATZ1_BASE_ADDR + 0x34000)
  136. #define MX6SL_UART4_BASE_ADDR (ATZ1_BASE_ADDR + 0x38000)
  137. #ifndef CONFIG_MX6SX
  138. #define ECSPI5_BASE_ADDR (ATZ1_BASE_ADDR + 0x18000)
  139. #endif
  140. #define UART1_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x20000)
  141. #define UART1_BASE (ATZ1_BASE_ADDR + 0x20000)
  142. #define ESAI1_BASE_ADDR (ATZ1_BASE_ADDR + 0x24000)
  143. #define UART8_BASE (ATZ1_BASE_ADDR + 0x24000)
  144. #define SSI1_BASE_ADDR (ATZ1_BASE_ADDR + 0x28000)
  145. #define SSI2_BASE_ADDR (ATZ1_BASE_ADDR + 0x2C000)
  146. #define SSI3_BASE_ADDR (ATZ1_BASE_ADDR + 0x30000)
  147. #define ASRC_BASE_ADDR (ATZ1_BASE_ADDR + 0x34000)
  148. #ifndef CONFIG_MX6SX
  149. #define SPBA_BASE_ADDR (ATZ1_BASE_ADDR + 0x3C000)
  150. #define VPU_BASE_ADDR (ATZ1_BASE_ADDR + 0x40000)
  151. #endif
  152. #define AIPS1_ON_BASE_ADDR (ATZ1_BASE_ADDR + 0x7C000)
  153. #define AIPS1_OFF_BASE_ADDR (ATZ1_BASE_ADDR + 0x80000)
  154. #define PWM1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x0000)
  155. #define PWM2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x4000)
  156. #define PWM3_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x8000)
  157. #define PWM4_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0xC000)
  158. #define CAN1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x10000)
  159. #define CAN2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x14000)
  160. /* QOSC on i.MX6SLL */
  161. #define QOSC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x14000)
  162. #define GPT1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x18000)
  163. #define GPIO1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x1C000)
  164. #define GPIO2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x20000)
  165. #define GPIO3_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x24000)
  166. #define GPIO4_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x28000)
  167. #define GPIO5_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x2C000)
  168. #define MX6UL_SNVS_LP_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x30000)
  169. #define GPIO6_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x30000)
  170. #define GPIO7_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x34000)
  171. #define KPP_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x38000)
  172. #define WDOG1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x3C000)
  173. #define WDOG2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x40000)
  174. #define ANATOP_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x48000)
  175. #define USB_PHY0_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x49000)
  176. #define USB_PHY1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x4a000)
  177. #define CCM_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x44000)
  178. #define SNVS_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x4C000)
  179. #define EPIT1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x50000)
  180. #define EPIT2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x54000)
  181. #define SRC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x58000)
  182. #define GPC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x5C000)
  183. #define IOMUXC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x60000)
  184. #define IOMUXC_GPR_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x64000)
  185. #ifdef CONFIG_MX6SLL
  186. #define CSI_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x68000)
  187. #define SDMA_PORT_HOST_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000)
  188. #define PXP_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x70000)
  189. #define EPDC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x74000)
  190. #define DCP_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x7C000)
  191. #elif defined(CONFIG_MX6SL)
  192. #define CSI_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x64000)
  193. #define SIPIX_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x68000)
  194. #define SDMA_PORT_HOST_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000)
  195. #elif defined(CONFIG_MX6SX)
  196. #define CANFD1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x68000)
  197. #define SDMA_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000)
  198. #define CANFD2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x70000)
  199. #define SEMAPHORE1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x74000)
  200. #define SEMAPHORE2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x78000)
  201. #define RDC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x7C000)
  202. #else
  203. #define DCIC1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x64000)
  204. #define DCIC2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x68000)
  205. #define DMA_REQ_PORT_HOST_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000)
  206. #endif
  207. #define MX6SL_LCDIF_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x78000)
  208. #define MX6SLL_LCDIF_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x78000)
  209. #define AIPS2_ON_BASE_ADDR (ATZ2_BASE_ADDR + 0x7C000)
  210. #define AIPS2_OFF_BASE_ADDR (ATZ2_BASE_ADDR + 0x80000)
  211. #define AIPS3_ON_BASE_ADDR (ATZ3_BASE_ADDR + 0x7C000)
  212. #define AIPS3_OFF_BASE_ADDR (ATZ3_BASE_ADDR + 0x80000)
  213. #define CAAM_BASE_ADDR (ATZ2_BASE_ADDR)
  214. #define ARM_BASE_ADDR (ATZ2_BASE_ADDR + 0x40000)
  215. #define CONFIG_SYS_FSL_SEC_OFFSET 0
  216. #define CONFIG_SYS_FSL_SEC_ADDR (CAAM_BASE_ADDR + \
  217. CONFIG_SYS_FSL_SEC_OFFSET)
  218. #define CONFIG_SYS_FSL_JR0_OFFSET 0x1000
  219. #define CONFIG_SYS_FSL_JR0_ADDR (CAAM_BASE_ADDR + \
  220. CONFIG_SYS_FSL_JR0_OFFSET)
  221. #define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
  222. #define USB_PL301_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x0000)
  223. #define USB_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x4000)
  224. #define ENET_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x8000)
  225. #ifdef CONFIG_MX6SL
  226. #define MSHC_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0xC000)
  227. #else
  228. #define MLB_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0xC000)
  229. #endif
  230. #define USDHC1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x10000)
  231. #define USDHC2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x14000)
  232. #define USDHC3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x18000)
  233. #define USDHC4_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x1C000)
  234. #define I2C1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x20000)
  235. #define I2C2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x24000)
  236. #define I2C3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x28000)
  237. #define ROMCP_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x2C000)
  238. #define MMDC_P0_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x30000)
  239. /* i.MX6SL/SLL */
  240. #define RNGB_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x34000)
  241. #ifdef CONFIG_MX6UL
  242. #define ENET2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x34000)
  243. #else
  244. /* i.MX6SX */
  245. #define ENET2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x34000)
  246. #endif
  247. /* i.MX6DQ/SDL */
  248. #define MMDC_P1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x34000)
  249. #define WEIM_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x38000)
  250. #define OCOTP_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x3C000)
  251. #define CSU_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x40000)
  252. #ifdef CONFIG_MX6SLL
  253. #define IOMUXC_GPR_SNVS_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x44000)
  254. #define IOMUXC_SNVS_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x48000)
  255. #endif
  256. #define IP2APB_PERFMON1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x44000)
  257. #define IP2APB_PERFMON2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x48000)
  258. #define MX6UL_LCDIF1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x48000)
  259. #define MX6ULL_LCDIF1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x48000)
  260. #ifdef CONFIG_MX6SX
  261. #define DEBUG_MONITOR_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x4C000)
  262. #else
  263. #define IP2APB_PERFMON3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x4C000)
  264. #endif
  265. #define IP2APB_TZASC1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x50000)
  266. #ifdef CONFIG_MX6UL
  267. #define QSPI0_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x60000)
  268. #define UART6_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x7C000)
  269. #elif defined(CONFIG_MX6SX)
  270. #define SAI1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x54000)
  271. #define AUDMUX_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x58000)
  272. #define SAI2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x5C000)
  273. #define QSPI0_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x60000)
  274. #define QSPI1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x64000)
  275. #else
  276. #define IP2APB_TZASC2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x54000)
  277. #define MIPI_CSI2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x5C000)
  278. #define MIPI_DSI_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x60000)
  279. #define VDOA_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x64000)
  280. #endif
  281. #define MX6UL_WDOG3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x64000)
  282. #define UART2_BASE (AIPS2_OFF_BASE_ADDR + 0x68000)
  283. #define UART3_BASE (AIPS2_OFF_BASE_ADDR + 0x6C000)
  284. #define UART4_BASE (AIPS2_OFF_BASE_ADDR + 0x70000)
  285. #define UART5_BASE (AIPS2_OFF_BASE_ADDR + 0x74000)
  286. #define I2C4_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x78000)
  287. #define IP2APB_USBPHY1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x78000)
  288. #define IP2APB_USBPHY2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x7C000)
  289. /* i.MX6SLL */
  290. #define MTR_MASTER_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x7C000)
  291. #ifdef CONFIG_MX6SX
  292. #define GIS_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x04000)
  293. #define DCIC1_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x0C000)
  294. #define DCIC2_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x10000)
  295. #define CSI1_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x14000)
  296. #define PXP_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x18000)
  297. #define CSI2_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x1C000)
  298. #define VADC_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x28000)
  299. #define VDEC_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x2C000)
  300. #define SPBA_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x3C000)
  301. #define AIPS3_CONFIG_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x7C000)
  302. #define ADC1_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x80000)
  303. #define ADC2_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x84000)
  304. #define ECSPI5_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x8C000)
  305. #define HS_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x90000)
  306. #define MU_MCU_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x94000)
  307. #define CANFD_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x98000)
  308. #define MU_DSP_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x9C000)
  309. #define UART6_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xA0000)
  310. #define PWM5_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xA4000)
  311. #define PWM6_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xA8000)
  312. #define PWM7_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xAC000)
  313. #define PWM8_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xB0000)
  314. #elif defined(CONFIG_MX6ULL)
  315. #define AIPS3_CONFIG_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x7C000)
  316. #define DCP_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x80000)
  317. #define RNGB_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x84000)
  318. #define UART8_IPS_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x88000)
  319. #define EPDC_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x8C000)
  320. #define IOMUXC_SNVS_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x90000)
  321. #define SNVS_GPR_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x94000)
  322. #endif
  323. /* Only for i.MX6SX */
  324. #define LCDIF2_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x24000)
  325. #define MX6SX_LCDIF1_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x20000)
  326. #define MX6SX_WDOG3_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x88000)
  327. #if !(defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL) || \
  328. defined(CONFIG_MX6SLL) || defined(CONFIG_MX6SL))
  329. #define IRAM_SIZE 0x00040000
  330. #else
  331. #define IRAM_SIZE 0x00020000
  332. #endif
  333. #define FEC_QUIRK_ENET_MAC
  334. #include <asm/imx-common/regs-lcdif.h>
  335. #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
  336. #include <asm/types.h>
  337. /* only for i.MX6SX/UL */
  338. #define WDOG3_BASE_ADDR ((is_mx6ul() ? \
  339. MX6UL_WDOG3_BASE_ADDR : MX6SX_WDOG3_BASE_ADDR))
  340. #define LCDIF1_BASE_ADDR ((is_cpu_type(MXC_CPU_MX6SLL)) ? \
  341. MX6SLL_LCDIF_BASE_ADDR : \
  342. (is_cpu_type(MXC_CPU_MX6SL)) ? \
  343. MX6SL_LCDIF_BASE_ADDR : \
  344. ((is_cpu_type(MXC_CPU_MX6UL)) ? \
  345. MX6UL_LCDIF1_BASE_ADDR : \
  346. ((is_mx6ull()) ? \
  347. MX6ULL_LCDIF1_BASE_ADDR : MX6SX_LCDIF1_BASE_ADDR)))
  348. extern void imx_get_mac_from_fuse(int dev_id, unsigned char *mac);
  349. #define SRC_SCR_CORE_1_RESET_OFFSET 14
  350. #define SRC_SCR_CORE_1_RESET_MASK (1<<SRC_SCR_CORE_1_RESET_OFFSET)
  351. #define SRC_SCR_CORE_2_RESET_OFFSET 15
  352. #define SRC_SCR_CORE_2_RESET_MASK (1<<SRC_SCR_CORE_2_RESET_OFFSET)
  353. #define SRC_SCR_CORE_3_RESET_OFFSET 16
  354. #define SRC_SCR_CORE_3_RESET_MASK (1<<SRC_SCR_CORE_3_RESET_OFFSET)
  355. #define SRC_SCR_CORE_1_ENABLE_OFFSET 22
  356. #define SRC_SCR_CORE_1_ENABLE_MASK (1<<SRC_SCR_CORE_1_ENABLE_OFFSET)
  357. #define SRC_SCR_CORE_2_ENABLE_OFFSET 23
  358. #define SRC_SCR_CORE_2_ENABLE_MASK (1<<SRC_SCR_CORE_2_ENABLE_OFFSET)
  359. #define SRC_SCR_CORE_3_ENABLE_OFFSET 24
  360. #define SRC_SCR_CORE_3_ENABLE_MASK (1<<SRC_SCR_CORE_3_ENABLE_OFFSET)
  361. struct rdc_regs {
  362. u32 vir; /* Version information */
  363. u32 reserved1[8];
  364. u32 stat; /* Status */
  365. u32 intctrl; /* Interrupt and Control */
  366. u32 intstat; /* Interrupt Status */
  367. u32 reserved2[116];
  368. u32 mda[32]; /* Master Domain Assignment */
  369. u32 reserved3[96];
  370. u32 pdap[104]; /* Peripheral Domain Access Permissions */
  371. u32 reserved4[88];
  372. struct {
  373. u32 mrsa; /* Memory Region Start Address */
  374. u32 mrea; /* Memory Region End Address */
  375. u32 mrc; /* Memory Region Control */
  376. u32 mrvs; /* Memory Region Violation Status */
  377. } mem_region[55];
  378. };
  379. struct rdc_sema_regs {
  380. u8 gate[64]; /* Gate */
  381. u16 rstgt; /* Reset Gate */
  382. };
  383. /* WEIM registers */
  384. struct weim {
  385. u32 cs0gcr1;
  386. u32 cs0gcr2;
  387. u32 cs0rcr1;
  388. u32 cs0rcr2;
  389. u32 cs0wcr1;
  390. u32 cs0wcr2;
  391. u32 cs1gcr1;
  392. u32 cs1gcr2;
  393. u32 cs1rcr1;
  394. u32 cs1rcr2;
  395. u32 cs1wcr1;
  396. u32 cs1wcr2;
  397. u32 cs2gcr1;
  398. u32 cs2gcr2;
  399. u32 cs2rcr1;
  400. u32 cs2rcr2;
  401. u32 cs2wcr1;
  402. u32 cs2wcr2;
  403. u32 cs3gcr1;
  404. u32 cs3gcr2;
  405. u32 cs3rcr1;
  406. u32 cs3rcr2;
  407. u32 cs3wcr1;
  408. u32 cs3wcr2;
  409. u32 unused[12];
  410. u32 wcr;
  411. u32 wiar;
  412. u32 ear;
  413. };
  414. /* System Reset Controller (SRC) */
  415. struct src {
  416. u32 scr;
  417. u32 sbmr1;
  418. u32 srsr;
  419. u32 reserved1[2];
  420. u32 sisr;
  421. u32 simr;
  422. u32 sbmr2;
  423. u32 gpr1;
  424. u32 gpr2;
  425. u32 gpr3;
  426. u32 gpr4;
  427. u32 gpr5;
  428. u32 gpr6;
  429. u32 gpr7;
  430. u32 gpr8;
  431. u32 gpr9;
  432. u32 gpr10;
  433. };
  434. #define src_base ((struct src *)SRC_BASE_ADDR)
  435. #define SRC_SCR_M4_ENABLE_OFFSET 22
  436. #define SRC_SCR_M4_ENABLE_MASK (1 << 22)
  437. #define SRC_SCR_M4C_NON_SCLR_RST_OFFSET 4
  438. #define SRC_SCR_M4C_NON_SCLR_RST_MASK (1 << 4)
  439. /* GPR1 bitfields */
  440. #define IOMUXC_GPR1_APP_CLK_REQ_N BIT(30)
  441. #define IOMUXC_GPR1_PCIE_EXIT_L1 BIT(28)
  442. #define IOMUXC_GPR1_PCIE_RDY_L23 BIT(27)
  443. #define IOMUXC_GPR1_PCIE_ENTER_L1 BIT(26)
  444. #define IOMUXC_GPR1_MIPI_COLOR_SW BIT(25)
  445. #define IOMUXC_GPR1_DPI_OFF BIT(24)
  446. #define IOMUXC_GPR1_EXC_MON_SLVE BIT(22)
  447. #define IOMUXC_GPR1_ENET_CLK_SEL_OFFSET 21
  448. #define IOMUXC_GPR1_ENET_CLK_SEL_MASK (1 << IOMUXC_GPR1_ENET_CLK_SEL_OFFSET)
  449. #define IOMUXC_GPR1_MIPI_IPU2_MUX_IOMUX BIT(20)
  450. #define IOMUXC_GPR1_MIPI_IPU1_MUX_IOMUX BIT(19)
  451. #define IOMUXC_GPR1_PCIE_TEST_PD BIT(18)
  452. #define IOMUXC_GPR1_IPU_VPU_MUX_IPU2 BIT(17)
  453. #define IOMUXC_GPR1_PCIE_REF_CLK_EN BIT(16)
  454. #define IOMUXC_GPR1_USB_EXP_MODE BIT(15)
  455. #define IOMUXC_GPR1_PCIE_INT BIT(14)
  456. #define IOMUXC_GPR1_USB_OTG_ID_OFFSET 13
  457. #define IOMUXC_GPR1_USB_OTG_ID_SEL_MASK (1 << IOMUXC_GPR1_USB_OTG_ID_OFFSET)
  458. #define IOMUXC_GPR1_GINT BIT(12)
  459. #define IOMUXC_GPR1_ADDRS3_MASK (0x3 << 10)
  460. #define IOMUXC_GPR1_ADDRS3_32MB (0x0 << 10)
  461. #define IOMUXC_GPR1_ADDRS3_64MB (0x1 << 10)
  462. #define IOMUXC_GPR1_ADDRS3_128MB (0x2 << 10)
  463. #define IOMUXC_GPR1_ACT_CS3 BIT(9)
  464. #define IOMUXC_GPR1_ADDRS2_MASK (0x3 << 7)
  465. #define IOMUXC_GPR1_ACT_CS2 BIT(6)
  466. #define IOMUXC_GPR1_ADDRS1_MASK (0x3 << 4)
  467. #define IOMUXC_GPR1_ACT_CS1 BIT(3)
  468. #define IOMUXC_GPR1_ADDRS0_OFFSET (1)
  469. #define IOMUXC_GPR1_ADDRS0_MASK (0x3 << 1)
  470. #define IOMUXC_GPR1_ACT_CS0 BIT(0)
  471. /* GPR3 bitfields */
  472. #define IOMUXC_GPR3_GPU_DBG_OFFSET 29
  473. #define IOMUXC_GPR3_GPU_DBG_MASK (3<<IOMUXC_GPR3_GPU_DBG_OFFSET)
  474. #define IOMUXC_GPR3_BCH_WR_CACHE_CTL_OFFSET 28
  475. #define IOMUXC_GPR3_BCH_WR_CACHE_CTL_MASK (1<<IOMUXC_GPR3_BCH_WR_CACHE_CTL_OFFSET)
  476. #define IOMUXC_GPR3_BCH_RD_CACHE_CTL_OFFSET 27
  477. #define IOMUXC_GPR3_BCH_RD_CACHE_CTL_MASK (1<<IOMUXC_GPR3_BCH_RD_CACHE_CTL_OFFSET)
  478. #define IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_OFFSET 26
  479. #define IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_MASK (1<<IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_OFFSET)
  480. #define IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_OFFSET 25
  481. #define IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_MASK (1<<IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_OFFSET)
  482. #define IOMUXC_GPR3_OCRAM_CTL_OFFSET 21
  483. #define IOMUXC_GPR3_OCRAM_CTL_MASK (0xf<<IOMUXC_GPR3_OCRAM_CTL_OFFSET)
  484. #define IOMUXC_GPR3_OCRAM_STATUS_OFFSET 17
  485. #define IOMUXC_GPR3_OCRAM_STATUS_MASK (0xf<<IOMUXC_GPR3_OCRAM_STATUS_OFFSET)
  486. #define IOMUXC_GPR3_CORE3_DBG_ACK_EN_OFFSET 16
  487. #define IOMUXC_GPR3_CORE3_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE3_DBG_ACK_EN_OFFSET)
  488. #define IOMUXC_GPR3_CORE2_DBG_ACK_EN_OFFSET 15
  489. #define IOMUXC_GPR3_CORE2_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE2_DBG_ACK_EN_OFFSET)
  490. #define IOMUXC_GPR3_CORE1_DBG_ACK_EN_OFFSET 14
  491. #define IOMUXC_GPR3_CORE1_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE1_DBG_ACK_EN_OFFSET)
  492. #define IOMUXC_GPR3_CORE0_DBG_ACK_EN_OFFSET 13
  493. #define IOMUXC_GPR3_CORE0_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE0_DBG_ACK_EN_OFFSET)
  494. #define IOMUXC_GPR3_TZASC2_BOOT_LOCK_OFFSET 12
  495. #define IOMUXC_GPR3_TZASC2_BOOT_LOCK_MASK (1<<IOMUXC_GPR3_TZASC2_BOOT_LOCK_OFFSET)
  496. #define IOMUXC_GPR3_TZASC1_BOOT_LOCK_OFFSET 11
  497. #define IOMUXC_GPR3_TZASC1_BOOT_LOCK_MASK (1<<IOMUXC_GPR3_TZASC1_BOOT_LOCK_OFFSET)
  498. #define IOMUXC_GPR3_IPU_DIAG_OFFSET 10
  499. #define IOMUXC_GPR3_IPU_DIAG_MASK (1<<IOMUXC_GPR3_IPU_DIAG_OFFSET)
  500. #define IOMUXC_GPR3_MUX_SRC_IPU1_DI0 0
  501. #define IOMUXC_GPR3_MUX_SRC_IPU1_DI1 1
  502. #define IOMUXC_GPR3_MUX_SRC_IPU2_DI0 2
  503. #define IOMUXC_GPR3_MUX_SRC_IPU2_DI1 3
  504. #define IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET 8
  505. #define IOMUXC_GPR3_LVDS1_MUX_CTL_MASK (3<<IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET)
  506. #define IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET 6
  507. #define IOMUXC_GPR3_LVDS0_MUX_CTL_MASK (3<<IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET)
  508. #define IOMUXC_GPR3_MIPI_MUX_CTL_OFFSET 4
  509. #define IOMUXC_GPR3_MIPI_MUX_CTL_MASK (3<<IOMUXC_GPR3_MIPI_MUX_CTL_OFFSET)
  510. #define IOMUXC_GPR3_HDMI_MUX_CTL_OFFSET 2
  511. #define IOMUXC_GPR3_HDMI_MUX_CTL_MASK (3<<IOMUXC_GPR3_HDMI_MUX_CTL_OFFSET)
  512. /* gpr12 bitfields */
  513. #define IOMUXC_GPR12_ARMP_IPG_CLK_EN BIT(27)
  514. #define IOMUXC_GPR12_ARMP_AHB_CLK_EN BIT(26)
  515. #define IOMUXC_GPR12_ARMP_ATB_CLK_EN BIT(25)
  516. #define IOMUXC_GPR12_ARMP_APB_CLK_EN BIT(24)
  517. #define IOMUXC_GPR12_DEVICE_TYPE (0xf << 12)
  518. #define IOMUXC_GPR12_PCIE_CTL_2 BIT(10)
  519. #define IOMUXC_GPR12_LOS_LEVEL (0x1f << 4)
  520. struct iomuxc {
  521. #if (defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
  522. u8 reserved[0x4000];
  523. #endif
  524. u32 gpr[14];
  525. };
  526. struct gpc {
  527. u32 cntr;
  528. u32 pgr;
  529. u32 imr1;
  530. u32 imr2;
  531. u32 imr3;
  532. u32 imr4;
  533. u32 isr1;
  534. u32 isr2;
  535. u32 isr3;
  536. u32 isr4;
  537. };
  538. #define IOMUXC_GPR2_COUNTER_RESET_VAL_OFFSET 20
  539. #define IOMUXC_GPR2_COUNTER_RESET_VAL_MASK (3<<IOMUXC_GPR2_COUNTER_RESET_VAL_OFFSET)
  540. #define IOMUXC_GPR2_LVDS_CLK_SHIFT_OFFSET 16
  541. #define IOMUXC_GPR2_LVDS_CLK_SHIFT_MASK (7<<IOMUXC_GPR2_LVDS_CLK_SHIFT_OFFSET)
  542. #define IOMUXC_GPR2_BGREF_RRMODE_OFFSET 15
  543. #define IOMUXC_GPR2_BGREF_RRMODE_MASK (1<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
  544. #define IOMUXC_GPR2_BGREF_RRMODE_INTERNAL_RES (1<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
  545. #define IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES (0<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
  546. #define IOMUXC_GPR2_VSYNC_ACTIVE_HIGH 0
  547. #define IOMUXC_GPR2_VSYNC_ACTIVE_LOW 1
  548. #define IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET 10
  549. #define IOMUXC_GPR2_DI1_VS_POLARITY_MASK (1<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
  550. #define IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH (IOMUXC_GPR2_VSYNC_ACTIVE_HIGH<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
  551. #define IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW (IOMUXC_GPR2_VSYNC_ACTIVE_LOW<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
  552. #define IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET 9
  553. #define IOMUXC_GPR2_DI0_VS_POLARITY_MASK (1<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
  554. #define IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_HIGH (IOMUXC_GPR2_VSYNC_ACTIVE_HIGH<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
  555. #define IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW (IOMUXC_GPR2_VSYNC_ACTIVE_LOW<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
  556. #define IOMUXC_GPR2_BITMAP_SPWG 0
  557. #define IOMUXC_GPR2_BITMAP_JEIDA 1
  558. #define IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET 8
  559. #define IOMUXC_GPR2_BIT_MAPPING_CH1_MASK (1<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
  560. #define IOMUXC_GPR2_BIT_MAPPING_CH1_JEIDA (IOMUXC_GPR2_BITMAP_JEIDA<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
  561. #define IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG (IOMUXC_GPR2_BITMAP_SPWG<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
  562. #define IOMUXC_GPR2_DATA_WIDTH_18 0
  563. #define IOMUXC_GPR2_DATA_WIDTH_24 1
  564. #define IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET 7
  565. #define IOMUXC_GPR2_DATA_WIDTH_CH1_MASK (1<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
  566. #define IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT (IOMUXC_GPR2_DATA_WIDTH_18<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
  567. #define IOMUXC_GPR2_DATA_WIDTH_CH1_24BIT (IOMUXC_GPR2_DATA_WIDTH_24<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
  568. #define IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET 6
  569. #define IOMUXC_GPR2_BIT_MAPPING_CH0_MASK (1<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
  570. #define IOMUXC_GPR2_BIT_MAPPING_CH0_JEIDA (IOMUXC_GPR2_BITMAP_JEIDA<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
  571. #define IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG (IOMUXC_GPR2_BITMAP_SPWG<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
  572. #define IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET 5
  573. #define IOMUXC_GPR2_DATA_WIDTH_CH0_MASK (1<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
  574. #define IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT (IOMUXC_GPR2_DATA_WIDTH_18<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
  575. #define IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT (IOMUXC_GPR2_DATA_WIDTH_24<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
  576. #define IOMUXC_GPR2_SPLIT_MODE_EN_OFFSET 4
  577. #define IOMUXC_GPR2_SPLIT_MODE_EN_MASK (1<<IOMUXC_GPR2_SPLIT_MODE_EN_OFFSET)
  578. #define IOMUXC_GPR2_MODE_DISABLED 0
  579. #define IOMUXC_GPR2_MODE_ENABLED_DI0 1
  580. #define IOMUXC_GPR2_MODE_ENABLED_DI1 3
  581. #define IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET 2
  582. #define IOMUXC_GPR2_LVDS_CH1_MODE_MASK (3<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
  583. #define IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED (IOMUXC_GPR2_MODE_DISABLED<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
  584. #define IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0 (IOMUXC_GPR2_MODE_ENABLED_DI0<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
  585. #define IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI1 (IOMUXC_GPR2_MODE_ENABLED_DI1<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
  586. #define IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET 0
  587. #define IOMUXC_GPR2_LVDS_CH0_MODE_MASK (3<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
  588. #define IOMUXC_GPR2_LVDS_CH0_MODE_DISABLED (IOMUXC_GPR2_MODE_DISABLED<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
  589. #define IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0 (IOMUXC_GPR2_MODE_ENABLED_DI0<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
  590. #define IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI1 (IOMUXC_GPR2_MODE_ENABLED_DI1<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
  591. /* ECSPI registers */
  592. struct cspi_regs {
  593. u32 rxdata;
  594. u32 txdata;
  595. u32 ctrl;
  596. u32 cfg;
  597. u32 intr;
  598. u32 dma;
  599. u32 stat;
  600. u32 period;
  601. };
  602. /*
  603. * CSPI register definitions
  604. */
  605. #define MXC_ECSPI
  606. #define MXC_CSPICTRL_EN (1 << 0)
  607. #define MXC_CSPICTRL_MODE (1 << 1)
  608. #define MXC_CSPICTRL_XCH (1 << 2)
  609. #define MXC_CSPICTRL_MODE_MASK (0xf << 4)
  610. #define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 12)
  611. #define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0xfff) << 20)
  612. #define MXC_CSPICTRL_PREDIV(x) (((x) & 0xF) << 12)
  613. #define MXC_CSPICTRL_POSTDIV(x) (((x) & 0xF) << 8)
  614. #define MXC_CSPICTRL_SELCHAN(x) (((x) & 0x3) << 18)
  615. #define MXC_CSPICTRL_MAXBITS 0xfff
  616. #define MXC_CSPICTRL_TC (1 << 7)
  617. #define MXC_CSPICTRL_RXOVF (1 << 6)
  618. #define MXC_CSPIPERIOD_32KHZ (1 << 15)
  619. #define MAX_SPI_BYTES 32
  620. #define SPI_MAX_NUM 4
  621. /* Bit position inside CTRL register to be associated with SS */
  622. #define MXC_CSPICTRL_CHAN 18
  623. /* Bit position inside CON register to be associated with SS */
  624. #define MXC_CSPICON_PHA 0 /* SCLK phase control */
  625. #define MXC_CSPICON_POL 4 /* SCLK polarity */
  626. #define MXC_CSPICON_SSPOL 12 /* SS polarity */
  627. #define MXC_CSPICON_CTL 20 /* inactive state of SCLK */
  628. #if defined(CONFIG_MX6SLL) || defined(CONFIG_MX6SL) || \
  629. defined(CONFIG_MX6DL) || defined(CONFIG_MX6UL)
  630. #define MXC_SPI_BASE_ADDRESSES \
  631. ECSPI1_BASE_ADDR, \
  632. ECSPI2_BASE_ADDR, \
  633. ECSPI3_BASE_ADDR, \
  634. ECSPI4_BASE_ADDR
  635. #else
  636. #define MXC_SPI_BASE_ADDRESSES \
  637. ECSPI1_BASE_ADDR, \
  638. ECSPI2_BASE_ADDR, \
  639. ECSPI3_BASE_ADDR, \
  640. ECSPI4_BASE_ADDR, \
  641. ECSPI5_BASE_ADDR
  642. #endif
  643. struct ocotp_regs {
  644. u32 ctrl;
  645. u32 ctrl_set;
  646. u32 ctrl_clr;
  647. u32 ctrl_tog;
  648. u32 timing;
  649. u32 rsvd0[3];
  650. u32 data;
  651. u32 rsvd1[3];
  652. u32 read_ctrl;
  653. u32 rsvd2[3];
  654. u32 read_fuse_data;
  655. u32 rsvd3[3];
  656. u32 sw_sticky;
  657. u32 rsvd4[3];
  658. u32 scs;
  659. u32 scs_set;
  660. u32 scs_clr;
  661. u32 scs_tog;
  662. u32 crc_addr;
  663. u32 rsvd5[3];
  664. u32 crc_value;
  665. u32 rsvd6[3];
  666. u32 version;
  667. u32 rsvd7[0xdb];
  668. /* fuse banks */
  669. struct fuse_bank {
  670. u32 fuse_regs[0x20];
  671. } bank[0];
  672. };
  673. struct fuse_bank0_regs {
  674. u32 lock;
  675. u32 rsvd0[3];
  676. u32 uid_low;
  677. u32 rsvd1[3];
  678. u32 uid_high;
  679. u32 rsvd2[3];
  680. u32 cfg2;
  681. u32 rsvd3[3];
  682. u32 cfg3;
  683. u32 rsvd4[3];
  684. u32 cfg4;
  685. u32 rsvd5[3];
  686. u32 cfg5;
  687. u32 rsvd6[3];
  688. u32 cfg6;
  689. u32 rsvd7[3];
  690. };
  691. struct fuse_bank1_regs {
  692. u32 mem0;
  693. u32 rsvd0[3];
  694. u32 mem1;
  695. u32 rsvd1[3];
  696. u32 mem2;
  697. u32 rsvd2[3];
  698. u32 mem3;
  699. u32 rsvd3[3];
  700. u32 mem4;
  701. u32 rsvd4[3];
  702. u32 ana0;
  703. u32 rsvd5[3];
  704. u32 ana1;
  705. u32 rsvd6[3];
  706. u32 ana2;
  707. u32 rsvd7[3];
  708. };
  709. struct fuse_bank4_regs {
  710. u32 sjc_resp_low;
  711. u32 rsvd0[3];
  712. u32 sjc_resp_high;
  713. u32 rsvd1[3];
  714. u32 mac_addr0;
  715. u32 rsvd2[3];
  716. u32 mac_addr1;
  717. u32 rsvd3[3];
  718. u32 mac_addr2; /*For i.MX6SX and i.MX6UL*/
  719. u32 rsvd4[7];
  720. u32 gp1;
  721. u32 rsvd5[3];
  722. u32 gp2;
  723. u32 rsvd6[3];
  724. };
  725. struct aipstz_regs {
  726. u32 mprot0;
  727. u32 mprot1;
  728. u32 rsvd[0xe];
  729. u32 opacr0;
  730. u32 opacr1;
  731. u32 opacr2;
  732. u32 opacr3;
  733. u32 opacr4;
  734. };
  735. struct anatop_regs {
  736. u32 pll_sys; /* 0x000 */
  737. u32 pll_sys_set; /* 0x004 */
  738. u32 pll_sys_clr; /* 0x008 */
  739. u32 pll_sys_tog; /* 0x00c */
  740. u32 usb1_pll_480_ctrl; /* 0x010 */
  741. u32 usb1_pll_480_ctrl_set; /* 0x014 */
  742. u32 usb1_pll_480_ctrl_clr; /* 0x018 */
  743. u32 usb1_pll_480_ctrl_tog; /* 0x01c */
  744. u32 usb2_pll_480_ctrl; /* 0x020 */
  745. u32 usb2_pll_480_ctrl_set; /* 0x024 */
  746. u32 usb2_pll_480_ctrl_clr; /* 0x028 */
  747. u32 usb2_pll_480_ctrl_tog; /* 0x02c */
  748. u32 pll_528; /* 0x030 */
  749. u32 pll_528_set; /* 0x034 */
  750. u32 pll_528_clr; /* 0x038 */
  751. u32 pll_528_tog; /* 0x03c */
  752. u32 pll_528_ss; /* 0x040 */
  753. u32 rsvd0[3];
  754. u32 pll_528_num; /* 0x050 */
  755. u32 rsvd1[3];
  756. u32 pll_528_denom; /* 0x060 */
  757. u32 rsvd2[3];
  758. u32 pll_audio; /* 0x070 */
  759. u32 pll_audio_set; /* 0x074 */
  760. u32 pll_audio_clr; /* 0x078 */
  761. u32 pll_audio_tog; /* 0x07c */
  762. u32 pll_audio_num; /* 0x080 */
  763. u32 rsvd3[3];
  764. u32 pll_audio_denom; /* 0x090 */
  765. u32 rsvd4[3];
  766. u32 pll_video; /* 0x0a0 */
  767. u32 pll_video_set; /* 0x0a4 */
  768. u32 pll_video_clr; /* 0x0a8 */
  769. u32 pll_video_tog; /* 0x0ac */
  770. u32 pll_video_num; /* 0x0b0 */
  771. u32 rsvd5[3];
  772. u32 pll_video_denom; /* 0x0c0 */
  773. u32 rsvd6[3];
  774. u32 pll_mlb; /* 0x0d0 */
  775. u32 pll_mlb_set; /* 0x0d4 */
  776. u32 pll_mlb_clr; /* 0x0d8 */
  777. u32 pll_mlb_tog; /* 0x0dc */
  778. u32 pll_enet; /* 0x0e0 */
  779. u32 pll_enet_set; /* 0x0e4 */
  780. u32 pll_enet_clr; /* 0x0e8 */
  781. u32 pll_enet_tog; /* 0x0ec */
  782. u32 pfd_480; /* 0x0f0 */
  783. u32 pfd_480_set; /* 0x0f4 */
  784. u32 pfd_480_clr; /* 0x0f8 */
  785. u32 pfd_480_tog; /* 0x0fc */
  786. u32 pfd_528; /* 0x100 */
  787. u32 pfd_528_set; /* 0x104 */
  788. u32 pfd_528_clr; /* 0x108 */
  789. u32 pfd_528_tog; /* 0x10c */
  790. u32 reg_1p1; /* 0x110 */
  791. u32 reg_1p1_set; /* 0x114 */
  792. u32 reg_1p1_clr; /* 0x118 */
  793. u32 reg_1p1_tog; /* 0x11c */
  794. u32 reg_3p0; /* 0x120 */
  795. u32 reg_3p0_set; /* 0x124 */
  796. u32 reg_3p0_clr; /* 0x128 */
  797. u32 reg_3p0_tog; /* 0x12c */
  798. u32 reg_2p5; /* 0x130 */
  799. u32 reg_2p5_set; /* 0x134 */
  800. u32 reg_2p5_clr; /* 0x138 */
  801. u32 reg_2p5_tog; /* 0x13c */
  802. u32 reg_core; /* 0x140 */
  803. u32 reg_core_set; /* 0x144 */
  804. u32 reg_core_clr; /* 0x148 */
  805. u32 reg_core_tog; /* 0x14c */
  806. u32 ana_misc0; /* 0x150 */
  807. u32 ana_misc0_set; /* 0x154 */
  808. u32 ana_misc0_clr; /* 0x158 */
  809. u32 ana_misc0_tog; /* 0x15c */
  810. u32 ana_misc1; /* 0x160 */
  811. u32 ana_misc1_set; /* 0x164 */
  812. u32 ana_misc1_clr; /* 0x168 */
  813. u32 ana_misc1_tog; /* 0x16c */
  814. u32 ana_misc2; /* 0x170 */
  815. u32 ana_misc2_set; /* 0x174 */
  816. u32 ana_misc2_clr; /* 0x178 */
  817. u32 ana_misc2_tog; /* 0x17c */
  818. u32 tempsense0; /* 0x180 */
  819. u32 tempsense0_set; /* 0x184 */
  820. u32 tempsense0_clr; /* 0x188 */
  821. u32 tempsense0_tog; /* 0x18c */
  822. u32 tempsense1; /* 0x190 */
  823. u32 tempsense1_set; /* 0x194 */
  824. u32 tempsense1_clr; /* 0x198 */
  825. u32 tempsense1_tog; /* 0x19c */
  826. u32 usb1_vbus_detect; /* 0x1a0 */
  827. u32 usb1_vbus_detect_set; /* 0x1a4 */
  828. u32 usb1_vbus_detect_clr; /* 0x1a8 */
  829. u32 usb1_vbus_detect_tog; /* 0x1ac */
  830. u32 usb1_chrg_detect; /* 0x1b0 */
  831. u32 usb1_chrg_detect_set; /* 0x1b4 */
  832. u32 usb1_chrg_detect_clr; /* 0x1b8 */
  833. u32 usb1_chrg_detect_tog; /* 0x1bc */
  834. u32 usb1_vbus_det_stat; /* 0x1c0 */
  835. u32 usb1_vbus_det_stat_set; /* 0x1c4 */
  836. u32 usb1_vbus_det_stat_clr; /* 0x1c8 */
  837. u32 usb1_vbus_det_stat_tog; /* 0x1cc */
  838. u32 usb1_chrg_det_stat; /* 0x1d0 */
  839. u32 usb1_chrg_det_stat_set; /* 0x1d4 */
  840. u32 usb1_chrg_det_stat_clr; /* 0x1d8 */
  841. u32 usb1_chrg_det_stat_tog; /* 0x1dc */
  842. u32 usb1_loopback; /* 0x1e0 */
  843. u32 usb1_loopback_set; /* 0x1e4 */
  844. u32 usb1_loopback_clr; /* 0x1e8 */
  845. u32 usb1_loopback_tog; /* 0x1ec */
  846. u32 usb1_misc; /* 0x1f0 */
  847. u32 usb1_misc_set; /* 0x1f4 */
  848. u32 usb1_misc_clr; /* 0x1f8 */
  849. u32 usb1_misc_tog; /* 0x1fc */
  850. u32 usb2_vbus_detect; /* 0x200 */
  851. u32 usb2_vbus_detect_set; /* 0x204 */
  852. u32 usb2_vbus_detect_clr; /* 0x208 */
  853. u32 usb2_vbus_detect_tog; /* 0x20c */
  854. u32 usb2_chrg_detect; /* 0x210 */
  855. u32 usb2_chrg_detect_set; /* 0x214 */
  856. u32 usb2_chrg_detect_clr; /* 0x218 */
  857. u32 usb2_chrg_detect_tog; /* 0x21c */
  858. u32 usb2_vbus_det_stat; /* 0x220 */
  859. u32 usb2_vbus_det_stat_set; /* 0x224 */
  860. u32 usb2_vbus_det_stat_clr; /* 0x228 */
  861. u32 usb2_vbus_det_stat_tog; /* 0x22c */
  862. u32 usb2_chrg_det_stat; /* 0x230 */
  863. u32 usb2_chrg_det_stat_set; /* 0x234 */
  864. u32 usb2_chrg_det_stat_clr; /* 0x238 */
  865. u32 usb2_chrg_det_stat_tog; /* 0x23c */
  866. u32 usb2_loopback; /* 0x240 */
  867. u32 usb2_loopback_set; /* 0x244 */
  868. u32 usb2_loopback_clr; /* 0x248 */
  869. u32 usb2_loopback_tog; /* 0x24c */
  870. u32 usb2_misc; /* 0x250 */
  871. u32 usb2_misc_set; /* 0x254 */
  872. u32 usb2_misc_clr; /* 0x258 */
  873. u32 usb2_misc_tog; /* 0x25c */
  874. u32 digprog; /* 0x260 */
  875. u32 reserved1[7];
  876. u32 digprog_sololite; /* 0x280 */
  877. };
  878. #define ANATOP_PFD_FRAC_SHIFT(n) ((n)*8)
  879. #define ANATOP_PFD_FRAC_MASK(n) (0x3f<<ANATOP_PFD_FRAC_SHIFT(n))
  880. #define ANATOP_PFD_STABLE_SHIFT(n) (6+((n)*8))
  881. #define ANATOP_PFD_STABLE_MASK(n) (1<<ANATOP_PFD_STABLE_SHIFT(n))
  882. #define ANATOP_PFD_CLKGATE_SHIFT(n) (7+((n)*8))
  883. #define ANATOP_PFD_CLKGATE_MASK(n) (1<<ANATOP_PFD_CLKGATE_SHIFT(n))
  884. struct wdog_regs {
  885. u16 wcr; /* Control */
  886. u16 wsr; /* Service */
  887. u16 wrsr; /* Reset Status */
  888. u16 wicr; /* Interrupt Control */
  889. u16 wmcr; /* Miscellaneous Control */
  890. };
  891. #define PWMCR_PRESCALER(x) (((x - 1) & 0xFFF) << 4)
  892. #define PWMCR_DOZEEN (1 << 24)
  893. #define PWMCR_WAITEN (1 << 23)
  894. #define PWMCR_DBGEN (1 << 22)
  895. #define PWMCR_CLKSRC_IPG_HIGH (2 << 16)
  896. #define PWMCR_CLKSRC_IPG (1 << 16)
  897. #define PWMCR_EN (1 << 0)
  898. struct pwm_regs {
  899. u32 cr;
  900. u32 sr;
  901. u32 ir;
  902. u32 sar;
  903. u32 pr;
  904. u32 cnr;
  905. };
  906. #endif /* __ASSEMBLER__*/
  907. #endif /* __ASM_ARCH_MX6_IMX_REGS_H__ */