hardware.h 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128
  1. /*
  2. * Keystone2: Common SoC definitions, structures etc.
  3. *
  4. * (C) Copyright 2012-2014
  5. * Texas Instruments Incorporated, <www.ti.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef __ASM_ARCH_HARDWARE_H
  10. #define __ASM_ARCH_HARDWARE_H
  11. #include <config.h>
  12. #ifndef __ASSEMBLY__
  13. #include <linux/sizes.h>
  14. #include <asm/io.h>
  15. #define REG(addr) (*(volatile unsigned int *)(addr))
  16. #define REG_P(addr) ((volatile unsigned int *)(addr))
  17. typedef volatile unsigned int dv_reg;
  18. typedef volatile unsigned int *dv_reg_p;
  19. #endif
  20. #define BIT(x) (1 << (x))
  21. #define KS2_DDRPHY_PIR_OFFSET 0x04
  22. #define KS2_DDRPHY_PGCR0_OFFSET 0x08
  23. #define KS2_DDRPHY_PGCR1_OFFSET 0x0C
  24. #define KS2_DDRPHY_PGSR0_OFFSET 0x10
  25. #define KS2_DDRPHY_PGSR1_OFFSET 0x14
  26. #define KS2_DDRPHY_PLLCR_OFFSET 0x18
  27. #define KS2_DDRPHY_PTR0_OFFSET 0x1C
  28. #define KS2_DDRPHY_PTR1_OFFSET 0x20
  29. #define KS2_DDRPHY_PTR2_OFFSET 0x24
  30. #define KS2_DDRPHY_PTR3_OFFSET 0x28
  31. #define KS2_DDRPHY_PTR4_OFFSET 0x2C
  32. #define KS2_DDRPHY_DCR_OFFSET 0x44
  33. #define KS2_DDRPHY_DTPR0_OFFSET 0x48
  34. #define KS2_DDRPHY_DTPR1_OFFSET 0x4C
  35. #define KS2_DDRPHY_DTPR2_OFFSET 0x50
  36. #define KS2_DDRPHY_MR0_OFFSET 0x54
  37. #define KS2_DDRPHY_MR1_OFFSET 0x58
  38. #define KS2_DDRPHY_MR2_OFFSET 0x5C
  39. #define KS2_DDRPHY_DTCR_OFFSET 0x68
  40. #define KS2_DDRPHY_PGCR2_OFFSET 0x8C
  41. #define KS2_DDRPHY_ZQ0CR1_OFFSET 0x184
  42. #define KS2_DDRPHY_ZQ1CR1_OFFSET 0x194
  43. #define KS2_DDRPHY_ZQ2CR1_OFFSET 0x1A4
  44. #define KS2_DDRPHY_ZQ3CR1_OFFSET 0x1B4
  45. #define KS2_DDRPHY_DATX8_8_OFFSET 0x3C0
  46. #define IODDRM_MASK 0x00000180
  47. #define ZCKSEL_MASK 0x01800000
  48. #define CL_MASK 0x00000072
  49. #define WR_MASK 0x00000E00
  50. #define BL_MASK 0x00000003
  51. #define RRMODE_MASK 0x00040000
  52. #define UDIMM_MASK 0x20000000
  53. #define BYTEMASK_MASK 0x0003FC00
  54. #define MPRDQ_MASK 0x00000080
  55. #define PDQ_MASK 0x00000070
  56. #define NOSRA_MASK 0x08000000
  57. #define ECC_MASK 0x00000001
  58. #define KS2_DDR3_MIDR_OFFSET 0x00
  59. #define KS2_DDR3_STATUS_OFFSET 0x04
  60. #define KS2_DDR3_SDCFG_OFFSET 0x08
  61. #define KS2_DDR3_SDRFC_OFFSET 0x10
  62. #define KS2_DDR3_SDTIM1_OFFSET 0x18
  63. #define KS2_DDR3_SDTIM2_OFFSET 0x1C
  64. #define KS2_DDR3_SDTIM3_OFFSET 0x20
  65. #define KS2_DDR3_SDTIM4_OFFSET 0x28
  66. #define KS2_DDR3_PMCTL_OFFSET 0x38
  67. #define KS2_DDR3_ZQCFG_OFFSET 0xC8
  68. #define KS2_DDR3_PLLCTRL_PHY_RESET 0x80000000
  69. #define KS2_UART0_BASE 0x02530c00
  70. #define KS2_UART1_BASE 0x02531000
  71. /* PSC */
  72. #define KS2_PSC_BASE 0x02350000
  73. #define KS2_LPSC_GEM_0 15
  74. #define KS2_LPSC_TETRIS 52
  75. #define KS2_TETRIS_PWR_DOMAIN 31
  76. /* AEMIF */
  77. #define KS2_AEMIF_CNTRL_BASE 0x21000a00
  78. #define DAVINCI_ASYNC_EMIF_CNTRL_BASE KS2_AEMIF_CNTRL_BASE
  79. /* Flag from ks2_debug options to check if DSPs need to stay ON */
  80. #define DBG_LEAVE_DSPS_ON 0x1
  81. #ifdef CONFIG_SOC_K2HK
  82. #include <asm/arch/hardware-k2hk.h>
  83. #endif
  84. #ifndef __ASSEMBLY__
  85. static inline int cpu_is_k2hk(void)
  86. {
  87. unsigned int jtag_id = __raw_readl(JTAG_ID_REG);
  88. unsigned int part_no = (jtag_id >> 12) & 0xffff;
  89. return (part_no == 0xb981) ? 1 : 0;
  90. }
  91. static inline int cpu_revision(void)
  92. {
  93. unsigned int jtag_id = __raw_readl(JTAG_ID_REG);
  94. unsigned int rev = (jtag_id >> 28) & 0xf;
  95. return rev;
  96. }
  97. void share_all_segments(int priv_id);
  98. int cpu_to_bus(u32 *ptr, u32 length);
  99. void sdelay(unsigned long);
  100. #endif
  101. #endif /* __ASM_ARCH_HARDWARE_H */