calxedaxgmac.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554
  1. /*
  2. * Copyright 2010-2011 Calxeda, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include <common.h>
  18. #include <malloc.h>
  19. #include <linux/compiler.h>
  20. #include <linux/err.h>
  21. #include <asm/io.h>
  22. #define TX_NUM_DESC 1
  23. #define RX_NUM_DESC 32
  24. #define MAC_TIMEOUT (5*CONFIG_SYS_HZ)
  25. #define ETH_BUF_SZ 2048
  26. #define TX_BUF_SZ (ETH_BUF_SZ * TX_NUM_DESC)
  27. #define RX_BUF_SZ (ETH_BUF_SZ * RX_NUM_DESC)
  28. #define RXSTART 0x00000002
  29. #define TXSTART 0x00002000
  30. #define RXENABLE 0x00000004
  31. #define TXENABLE 0x00000008
  32. #define XGMAC_CONTROL_SPD 0x40000000
  33. #define XGMAC_CONTROL_SPD_MASK 0x60000000
  34. #define XGMAC_CONTROL_SARC 0x10000000
  35. #define XGMAC_CONTROL_SARK_MASK 0x18000000
  36. #define XGMAC_CONTROL_CAR 0x04000000
  37. #define XGMAC_CONTROL_CAR_MASK 0x06000000
  38. #define XGMAC_CONTROL_CAR_SHIFT 25
  39. #define XGMAC_CONTROL_DP 0x01000000
  40. #define XGMAC_CONTROL_WD 0x00800000
  41. #define XGMAC_CONTROL_JD 0x00400000
  42. #define XGMAC_CONTROL_JE 0x00100000
  43. #define XGMAC_CONTROL_LM 0x00001000
  44. #define XGMAC_CONTROL_IPC 0x00000400
  45. #define XGMAC_CONTROL_ACS 0x00000080
  46. #define XGMAC_CONTROL_DDIC 0x00000010
  47. #define XGMAC_CONTROL_TE 0x00000008
  48. #define XGMAC_CONTROL_RE 0x00000004
  49. #define XGMAC_DMA_BUSMODE_RESET 0x00000001
  50. #define XGMAC_DMA_BUSMODE_DSL 0x00000004
  51. #define XGMAC_DMA_BUSMODE_DSL_MASK 0x0000007c
  52. #define XGMAC_DMA_BUSMODE_DSL_SHIFT 2
  53. #define XGMAC_DMA_BUSMODE_ATDS 0x00000080
  54. #define XGMAC_DMA_BUSMODE_PBL_MASK 0x00003f00
  55. #define XGMAC_DMA_BUSMODE_PBL_SHIFT 8
  56. #define XGMAC_DMA_BUSMODE_FB 0x00010000
  57. #define XGMAC_DMA_BUSMODE_USP 0x00800000
  58. #define XGMAC_DMA_BUSMODE_8PBL 0x01000000
  59. #define XGMAC_DMA_BUSMODE_AAL 0x02000000
  60. #define XGMAC_DMA_AXIMODE_ENLPI 0x80000000
  61. #define XGMAC_DMA_AXIMODE_MGK 0x40000000
  62. #define XGMAC_DMA_AXIMODE_WROSR 0x00100000
  63. #define XGMAC_DMA_AXIMODE_WROSR_MASK 0x00F00000
  64. #define XGMAC_DMA_AXIMODE_WROSR_SHIFT 20
  65. #define XGMAC_DMA_AXIMODE_RDOSR 0x00010000
  66. #define XGMAC_DMA_AXIMODE_RDOSR_MASK 0x000F0000
  67. #define XGMAC_DMA_AXIMODE_RDOSR_SHIFT 16
  68. #define XGMAC_DMA_AXIMODE_AAL 0x00001000
  69. #define XGMAC_DMA_AXIMODE_BLEN256 0x00000080
  70. #define XGMAC_DMA_AXIMODE_BLEN128 0x00000040
  71. #define XGMAC_DMA_AXIMODE_BLEN64 0x00000020
  72. #define XGMAC_DMA_AXIMODE_BLEN32 0x00000010
  73. #define XGMAC_DMA_AXIMODE_BLEN16 0x00000008
  74. #define XGMAC_DMA_AXIMODE_BLEN8 0x00000004
  75. #define XGMAC_DMA_AXIMODE_BLEN4 0x00000002
  76. #define XGMAC_DMA_AXIMODE_UNDEF 0x00000001
  77. #define XGMAC_CORE_OMR_RTC_SHIFT 3
  78. #define XGMAC_CORE_OMR_RTC_MASK 0x00000018
  79. #define XGMAC_CORE_OMR_RTC 0x00000010
  80. #define XGMAC_CORE_OMR_RSF 0x00000020
  81. #define XGMAC_CORE_OMR_DT 0x00000040
  82. #define XGMAC_CORE_OMR_FEF 0x00000080
  83. #define XGMAC_CORE_OMR_EFC 0x00000100
  84. #define XGMAC_CORE_OMR_RFA_SHIFT 9
  85. #define XGMAC_CORE_OMR_RFA_MASK 0x00000E00
  86. #define XGMAC_CORE_OMR_RFD_SHIFT 12
  87. #define XGMAC_CORE_OMR_RFD_MASK 0x00007000
  88. #define XGMAC_CORE_OMR_TTC_SHIFT 16
  89. #define XGMAC_CORE_OMR_TTC_MASK 0x00030000
  90. #define XGMAC_CORE_OMR_TTC 0x00020000
  91. #define XGMAC_CORE_OMR_FTF 0x00100000
  92. #define XGMAC_CORE_OMR_TSF 0x00200000
  93. #define FIFO_MINUS_1K 0x0
  94. #define FIFO_MINUS_2K 0x1
  95. #define FIFO_MINUS_3K 0x2
  96. #define FIFO_MINUS_4K 0x3
  97. #define FIFO_MINUS_6K 0x4
  98. #define FIFO_MINUS_8K 0x5
  99. #define FIFO_MINUS_12K 0x6
  100. #define FIFO_MINUS_16K 0x7
  101. #define XGMAC_CORE_FLOW_PT_SHIFT 16
  102. #define XGMAC_CORE_FLOW_PT_MASK 0xFFFF0000
  103. #define XGMAC_CORE_FLOW_PT 0x00010000
  104. #define XGMAC_CORE_FLOW_DZQP 0x00000080
  105. #define XGMAC_CORE_FLOW_PLT_SHIFT 4
  106. #define XGMAC_CORE_FLOW_PLT_MASK 0x00000030
  107. #define XGMAC_CORE_FLOW_PLT 0x00000010
  108. #define XGMAC_CORE_FLOW_UP 0x00000008
  109. #define XGMAC_CORE_FLOW_RFE 0x00000004
  110. #define XGMAC_CORE_FLOW_TFE 0x00000002
  111. #define XGMAC_CORE_FLOW_FCB 0x00000001
  112. /* XGMAC Descriptor Defines */
  113. #define MAX_DESC_BUF_SZ (0x2000 - 8)
  114. #define RXDESC_EXT_STATUS 0x00000001
  115. #define RXDESC_CRC_ERR 0x00000002
  116. #define RXDESC_RX_ERR 0x00000008
  117. #define RXDESC_RX_WDOG 0x00000010
  118. #define RXDESC_FRAME_TYPE 0x00000020
  119. #define RXDESC_GIANT_FRAME 0x00000080
  120. #define RXDESC_LAST_SEG 0x00000100
  121. #define RXDESC_FIRST_SEG 0x00000200
  122. #define RXDESC_VLAN_FRAME 0x00000400
  123. #define RXDESC_OVERFLOW_ERR 0x00000800
  124. #define RXDESC_LENGTH_ERR 0x00001000
  125. #define RXDESC_SA_FILTER_FAIL 0x00002000
  126. #define RXDESC_DESCRIPTOR_ERR 0x00004000
  127. #define RXDESC_ERROR_SUMMARY 0x00008000
  128. #define RXDESC_FRAME_LEN_OFFSET 16
  129. #define RXDESC_FRAME_LEN_MASK 0x3fff0000
  130. #define RXDESC_DA_FILTER_FAIL 0x40000000
  131. #define RXDESC1_END_RING 0x00008000
  132. #define RXDESC_IP_PAYLOAD_MASK 0x00000003
  133. #define RXDESC_IP_PAYLOAD_UDP 0x00000001
  134. #define RXDESC_IP_PAYLOAD_TCP 0x00000002
  135. #define RXDESC_IP_PAYLOAD_ICMP 0x00000003
  136. #define RXDESC_IP_HEADER_ERR 0x00000008
  137. #define RXDESC_IP_PAYLOAD_ERR 0x00000010
  138. #define RXDESC_IPV4_PACKET 0x00000040
  139. #define RXDESC_IPV6_PACKET 0x00000080
  140. #define TXDESC_UNDERFLOW_ERR 0x00000001
  141. #define TXDESC_JABBER_TIMEOUT 0x00000002
  142. #define TXDESC_LOCAL_FAULT 0x00000004
  143. #define TXDESC_REMOTE_FAULT 0x00000008
  144. #define TXDESC_VLAN_FRAME 0x00000010
  145. #define TXDESC_FRAME_FLUSHED 0x00000020
  146. #define TXDESC_IP_HEADER_ERR 0x00000040
  147. #define TXDESC_PAYLOAD_CSUM_ERR 0x00000080
  148. #define TXDESC_ERROR_SUMMARY 0x00008000
  149. #define TXDESC_SA_CTRL_INSERT 0x00040000
  150. #define TXDESC_SA_CTRL_REPLACE 0x00080000
  151. #define TXDESC_2ND_ADDR_CHAINED 0x00100000
  152. #define TXDESC_END_RING 0x00200000
  153. #define TXDESC_CSUM_IP 0x00400000
  154. #define TXDESC_CSUM_IP_PAYLD 0x00800000
  155. #define TXDESC_CSUM_ALL 0x00C00000
  156. #define TXDESC_CRC_EN_REPLACE 0x01000000
  157. #define TXDESC_CRC_EN_APPEND 0x02000000
  158. #define TXDESC_DISABLE_PAD 0x04000000
  159. #define TXDESC_FIRST_SEG 0x10000000
  160. #define TXDESC_LAST_SEG 0x20000000
  161. #define TXDESC_INTERRUPT 0x40000000
  162. #define DESC_OWN 0x80000000
  163. #define DESC_BUFFER1_SZ_MASK 0x00001fff
  164. #define DESC_BUFFER2_SZ_MASK 0x1fff0000
  165. #define DESC_BUFFER2_SZ_OFFSET 16
  166. struct xgmac_regs {
  167. u32 config;
  168. u32 framefilter;
  169. u32 resv_1[4];
  170. u32 flow_control;
  171. u32 vlantag;
  172. u32 version;
  173. u32 vlaninclude;
  174. u32 resv_2[2];
  175. u32 pacestretch;
  176. u32 vlanhash;
  177. u32 resv_3;
  178. u32 intreg;
  179. struct {
  180. u32 hi; /* 0x40 */
  181. u32 lo; /* 0x44 */
  182. } macaddr[16];
  183. u32 resv_4[0xd0];
  184. u32 core_opmode; /* 0x400 */
  185. u32 resv_5[0x2bf];
  186. u32 busmode; /* 0xf00 */
  187. u32 txpoll;
  188. u32 rxpoll;
  189. u32 rxdesclist;
  190. u32 txdesclist;
  191. u32 dma_status;
  192. u32 dma_opmode;
  193. u32 intenable;
  194. u32 resv_6[2];
  195. u32 axi_mode; /* 0xf28 */
  196. };
  197. struct xgmac_dma_desc {
  198. __le32 flags;
  199. __le32 buf_size;
  200. __le32 buf1_addr; /* Buffer 1 Address Pointer */
  201. __le32 buf2_addr; /* Buffer 2 Address Pointer */
  202. __le32 ext_status;
  203. __le32 res[3];
  204. };
  205. /* XGMAC Descriptor Access Helpers */
  206. static inline void desc_set_buf_len(struct xgmac_dma_desc *p, u32 buf_sz)
  207. {
  208. if (buf_sz > MAX_DESC_BUF_SZ)
  209. p->buf_size = cpu_to_le32(MAX_DESC_BUF_SZ |
  210. (buf_sz - MAX_DESC_BUF_SZ) << DESC_BUFFER2_SZ_OFFSET);
  211. else
  212. p->buf_size = cpu_to_le32(buf_sz);
  213. }
  214. static inline int desc_get_buf_len(struct xgmac_dma_desc *p)
  215. {
  216. u32 len = le32_to_cpu(p->buf_size);
  217. return (len & DESC_BUFFER1_SZ_MASK) +
  218. ((len & DESC_BUFFER2_SZ_MASK) >> DESC_BUFFER2_SZ_OFFSET);
  219. }
  220. static inline void desc_init_rx_desc(struct xgmac_dma_desc *p, int ring_size,
  221. int buf_sz)
  222. {
  223. struct xgmac_dma_desc *end = p + ring_size - 1;
  224. memset(p, 0, sizeof(*p) * ring_size);
  225. for (; p <= end; p++)
  226. desc_set_buf_len(p, buf_sz);
  227. end->buf_size |= cpu_to_le32(RXDESC1_END_RING);
  228. }
  229. static inline void desc_init_tx_desc(struct xgmac_dma_desc *p, u32 ring_size)
  230. {
  231. memset(p, 0, sizeof(*p) * ring_size);
  232. p[ring_size - 1].flags = cpu_to_le32(TXDESC_END_RING);
  233. }
  234. static inline int desc_get_owner(struct xgmac_dma_desc *p)
  235. {
  236. return le32_to_cpu(p->flags) & DESC_OWN;
  237. }
  238. static inline void desc_set_rx_owner(struct xgmac_dma_desc *p)
  239. {
  240. /* Clear all fields and set the owner */
  241. p->flags = cpu_to_le32(DESC_OWN);
  242. }
  243. static inline void desc_set_tx_owner(struct xgmac_dma_desc *p, u32 flags)
  244. {
  245. u32 tmpflags = le32_to_cpu(p->flags);
  246. tmpflags &= TXDESC_END_RING;
  247. tmpflags |= flags | DESC_OWN;
  248. p->flags = cpu_to_le32(tmpflags);
  249. }
  250. static inline void *desc_get_buf_addr(struct xgmac_dma_desc *p)
  251. {
  252. return (void *)le32_to_cpu(p->buf1_addr);
  253. }
  254. static inline void desc_set_buf_addr(struct xgmac_dma_desc *p,
  255. void *paddr, int len)
  256. {
  257. p->buf1_addr = cpu_to_le32(paddr);
  258. if (len > MAX_DESC_BUF_SZ)
  259. p->buf2_addr = cpu_to_le32(paddr + MAX_DESC_BUF_SZ);
  260. }
  261. static inline void desc_set_buf_addr_and_size(struct xgmac_dma_desc *p,
  262. void *paddr, int len)
  263. {
  264. desc_set_buf_len(p, len);
  265. desc_set_buf_addr(p, paddr, len);
  266. }
  267. static inline int desc_get_rx_frame_len(struct xgmac_dma_desc *p)
  268. {
  269. u32 data = le32_to_cpu(p->flags);
  270. u32 len = (data & RXDESC_FRAME_LEN_MASK) >> RXDESC_FRAME_LEN_OFFSET;
  271. if (data & RXDESC_FRAME_TYPE)
  272. len -= 4;
  273. return len;
  274. }
  275. struct calxeda_eth_dev {
  276. struct xgmac_dma_desc rx_chain[RX_NUM_DESC];
  277. struct xgmac_dma_desc tx_chain[TX_NUM_DESC];
  278. char rxbuffer[RX_BUF_SZ];
  279. u32 tx_currdesc;
  280. u32 rx_currdesc;
  281. struct eth_device *dev;
  282. } __aligned(32);
  283. /*
  284. * Initialize a descriptor ring. Calxeda XGMAC is configured to use
  285. * advanced descriptors.
  286. */
  287. static void init_rx_desc(struct calxeda_eth_dev *priv)
  288. {
  289. struct xgmac_dma_desc *rxdesc = priv->rx_chain;
  290. struct xgmac_regs *regs = (struct xgmac_regs *)priv->dev->iobase;
  291. void *rxbuffer = priv->rxbuffer;
  292. int i;
  293. desc_init_rx_desc(rxdesc, RX_NUM_DESC, ETH_BUF_SZ);
  294. writel((ulong)rxdesc, &regs->rxdesclist);
  295. for (i = 0; i < RX_NUM_DESC; i++) {
  296. desc_set_buf_addr(rxdesc + i, rxbuffer + (i * ETH_BUF_SZ),
  297. ETH_BUF_SZ);
  298. desc_set_rx_owner(rxdesc + i);
  299. }
  300. }
  301. static void init_tx_desc(struct calxeda_eth_dev *priv)
  302. {
  303. struct xgmac_regs *regs = (struct xgmac_regs *)priv->dev->iobase;
  304. desc_init_tx_desc(priv->tx_chain, TX_NUM_DESC);
  305. writel((ulong)priv->tx_chain, &regs->txdesclist);
  306. }
  307. static int xgmac_reset(struct eth_device *dev)
  308. {
  309. struct xgmac_regs *regs = (struct xgmac_regs *)dev->iobase;
  310. int timeout = MAC_TIMEOUT;
  311. u32 value;
  312. value = readl(&regs->config) & XGMAC_CONTROL_SPD_MASK;
  313. writel(XGMAC_DMA_BUSMODE_RESET, &regs->busmode);
  314. while ((timeout-- >= 0) &&
  315. (readl(&regs->busmode) & XGMAC_DMA_BUSMODE_RESET))
  316. udelay(1);
  317. writel(value, &regs->config);
  318. return timeout;
  319. }
  320. static void xgmac_hwmacaddr(struct eth_device *dev)
  321. {
  322. struct xgmac_regs *regs = (struct xgmac_regs *)dev->iobase;
  323. u32 macaddr[2];
  324. memcpy(macaddr, dev->enetaddr, 6);
  325. writel(macaddr[1], &regs->macaddr[0].hi);
  326. writel(macaddr[0], &regs->macaddr[0].lo);
  327. }
  328. static int xgmac_init(struct eth_device *dev, bd_t * bis)
  329. {
  330. struct xgmac_regs *regs = (struct xgmac_regs *)dev->iobase;
  331. struct calxeda_eth_dev *priv = dev->priv;
  332. int value;
  333. if (xgmac_reset(dev) < 0)
  334. return -1;
  335. /* set the hardware MAC address */
  336. xgmac_hwmacaddr(dev);
  337. /* set the AXI bus modes */
  338. value = XGMAC_DMA_BUSMODE_ATDS |
  339. (16 << XGMAC_DMA_BUSMODE_PBL_SHIFT) |
  340. XGMAC_DMA_BUSMODE_FB | XGMAC_DMA_BUSMODE_AAL;
  341. writel(value, &regs->busmode);
  342. value = XGMAC_DMA_AXIMODE_AAL | XGMAC_DMA_AXIMODE_BLEN16 |
  343. XGMAC_DMA_AXIMODE_BLEN8 | XGMAC_DMA_AXIMODE_BLEN4;
  344. writel(value, &regs->axi_mode);
  345. /* set flow control parameters and store and forward mode */
  346. value = (FIFO_MINUS_12K << XGMAC_CORE_OMR_RFD_SHIFT) |
  347. (FIFO_MINUS_4K << XGMAC_CORE_OMR_RFA_SHIFT) |
  348. XGMAC_CORE_OMR_EFC | XGMAC_CORE_OMR_TSF | XGMAC_CORE_OMR_RSF;
  349. writel(value, &regs->core_opmode);
  350. /* enable pause frames */
  351. value = (1024 << XGMAC_CORE_FLOW_PT_SHIFT) |
  352. (1 << XGMAC_CORE_FLOW_PLT_SHIFT) |
  353. XGMAC_CORE_FLOW_UP | XGMAC_CORE_FLOW_RFE | XGMAC_CORE_FLOW_TFE;
  354. writel(value, &regs->flow_control);
  355. /* Initialize the descriptor chains */
  356. init_rx_desc(priv);
  357. init_tx_desc(priv);
  358. /* must set to 0, or when started up will cause issues */
  359. priv->tx_currdesc = 0;
  360. priv->rx_currdesc = 0;
  361. /* set default core values */
  362. value = readl(&regs->config);
  363. value &= XGMAC_CONTROL_SPD_MASK;
  364. value |= XGMAC_CONTROL_DDIC | XGMAC_CONTROL_ACS |
  365. XGMAC_CONTROL_IPC | XGMAC_CONTROL_CAR;
  366. /* Everything is ready enable both mac and DMA */
  367. value |= RXENABLE | TXENABLE;
  368. writel(value, &regs->config);
  369. value = readl(&regs->dma_opmode);
  370. value |= RXSTART | TXSTART;
  371. writel(value, &regs->dma_opmode);
  372. return 0;
  373. }
  374. static int xgmac_tx(struct eth_device *dev, void *packet, int length)
  375. {
  376. struct xgmac_regs *regs = (struct xgmac_regs *)dev->iobase;
  377. struct calxeda_eth_dev *priv = dev->priv;
  378. u32 currdesc = priv->tx_currdesc;
  379. struct xgmac_dma_desc *txdesc = &priv->tx_chain[currdesc];
  380. int timeout;
  381. desc_set_buf_addr_and_size(txdesc, packet, length);
  382. desc_set_tx_owner(txdesc, TXDESC_FIRST_SEG |
  383. TXDESC_LAST_SEG | TXDESC_CRC_EN_APPEND);
  384. /* write poll demand */
  385. writel(1, &regs->txpoll);
  386. timeout = 1000000;
  387. while (desc_get_owner(txdesc)) {
  388. if (timeout-- < 0) {
  389. printf("xgmac: TX timeout\n");
  390. return -ETIMEDOUT;
  391. }
  392. udelay(1);
  393. }
  394. priv->tx_currdesc = (currdesc + 1) & (TX_NUM_DESC - 1);
  395. return 0;
  396. }
  397. static int xgmac_rx(struct eth_device *dev)
  398. {
  399. struct xgmac_regs *regs = (struct xgmac_regs *)dev->iobase;
  400. struct calxeda_eth_dev *priv = dev->priv;
  401. u32 currdesc = priv->rx_currdesc;
  402. struct xgmac_dma_desc *rxdesc = &priv->rx_chain[currdesc];
  403. int length = 0;
  404. /* check if the host has the desc */
  405. if (desc_get_owner(rxdesc))
  406. return -1; /* something bad happened */
  407. length = desc_get_rx_frame_len(rxdesc);
  408. NetReceive(desc_get_buf_addr(rxdesc), length);
  409. /* set descriptor back to owned by XGMAC */
  410. desc_set_rx_owner(rxdesc);
  411. writel(1, &regs->rxpoll);
  412. priv->rx_currdesc = (currdesc + 1) & (RX_NUM_DESC - 1);
  413. return length;
  414. }
  415. static void xgmac_halt(struct eth_device *dev)
  416. {
  417. struct xgmac_regs *regs = (struct xgmac_regs *)dev->iobase;
  418. struct calxeda_eth_dev *priv = dev->priv;
  419. int value;
  420. /* Disable TX/RX */
  421. value = readl(&regs->config);
  422. value &= ~(RXENABLE | TXENABLE);
  423. writel(value, &regs->config);
  424. /* Disable DMA */
  425. value = readl(&regs->dma_opmode);
  426. value &= ~(RXSTART | TXSTART);
  427. writel(value, &regs->dma_opmode);
  428. /* must set to 0, or when started up will cause issues */
  429. priv->tx_currdesc = 0;
  430. priv->rx_currdesc = 0;
  431. }
  432. int calxedaxgmac_initialize(u32 id, ulong base_addr)
  433. {
  434. struct eth_device *dev;
  435. struct calxeda_eth_dev *priv;
  436. struct xgmac_regs *regs;
  437. u32 macaddr[2];
  438. regs = (struct xgmac_regs *)base_addr;
  439. /* check hardware version */
  440. if (readl(&regs->version) != 0x1012)
  441. return -1;
  442. dev = malloc(sizeof(*dev));
  443. if (!dev)
  444. return 0;
  445. memset(dev, 0, sizeof(*dev));
  446. /* Structure must be aligned, because it contains the descriptors */
  447. priv = memalign(32, sizeof(*priv));
  448. if (!priv) {
  449. free(dev);
  450. return 0;
  451. }
  452. dev->iobase = (int)base_addr;
  453. dev->priv = priv;
  454. priv->dev = dev;
  455. sprintf(dev->name, "xgmac%d", id);
  456. /* The MAC address is already configured, so read it from registers. */
  457. macaddr[1] = readl(&regs->macaddr[0].hi);
  458. macaddr[0] = readl(&regs->macaddr[0].lo);
  459. memcpy(dev->enetaddr, macaddr, 6);
  460. dev->init = xgmac_init;
  461. dev->send = xgmac_tx;
  462. dev->recv = xgmac_rx;
  463. dev->halt = xgmac_halt;
  464. eth_register(dev);
  465. return 1;
  466. }